# THÈSE

présentée à

## l'Université Paris 7 – Denis Diderot

pour obtenir le titre de Docteur en Informatique

# A Shared Memory Poetics

soutenue par

#### Jade Alglave

le 26 Novembre 2010

#### Jury

Président Ahmed Bouajjani Rapporteurs Gérard Boudol

Maurice Herlihy

Examinateurs Peter O'Hearn

Peter Sewell

Directeurs Jean-Jacques Lévy

Luc Maranget

# Contents

| Ι        | Pre                  | eamble                                   | 11       |  |  |  |  |  |  |
|----------|----------------------|------------------------------------------|----------|--|--|--|--|--|--|
| 1        | Intr                 | Introduction                             |          |  |  |  |  |  |  |
|          | 1.1                  | Context                                  | 13       |  |  |  |  |  |  |
|          |                      | 1.1.1 Early Days (1979 – 1995)           | 13       |  |  |  |  |  |  |
|          |                      | 1.1.2 Recent Days (2002 – 2010)          | 19       |  |  |  |  |  |  |
|          | 1.2                  | Contribution                             | 20       |  |  |  |  |  |  |
|          |                      | 1.2.1 A Generic Framework                | 20       |  |  |  |  |  |  |
|          |                      | 1.2.2 A Testing Tool                     | 20       |  |  |  |  |  |  |
|          |                      | 1.2.3 Synchronisation                    | 21       |  |  |  |  |  |  |
|          |                      | 1.2.4 Remainder                          | 21       |  |  |  |  |  |  |
| <b>2</b> | $\operatorname{Pre}$ | liminaries                               | 23       |  |  |  |  |  |  |
|          | 2.1                  | Relations                                | 23       |  |  |  |  |  |  |
|          |                      | 2.1.1 Basic Definitions                  | 23       |  |  |  |  |  |  |
|          |                      | 2.1.2 Orders                             | 24       |  |  |  |  |  |  |
|          | 2.2                  | Linear Extension                         | 25       |  |  |  |  |  |  |
|          | 2.3                  | A Key Lemma                              | 25       |  |  |  |  |  |  |
|          |                      | 2.3.1 Hexa Relation                      | 26       |  |  |  |  |  |  |
|          |                      | 2.3.2 Proof of the Result                | 27       |  |  |  |  |  |  |
| II       |                      | Generic Framework For Weak Memory Models | 29       |  |  |  |  |  |  |
| 3        |                      | Generic Framework                        | 33       |  |  |  |  |  |  |
|          | 3.1                  | Basic Objects                            | 33<br>35 |  |  |  |  |  |  |
|          | 2.0                  | 3.1.1 Events and Program Order           |          |  |  |  |  |  |  |
|          | 3.2                  | Execution Witnesses                      | 35       |  |  |  |  |  |  |
|          |                      | 3.2.1 Read-From Map                      | 38       |  |  |  |  |  |  |
|          |                      | 3.2.2 Write Serialisation                | 38       |  |  |  |  |  |  |
|          |                      | 3.2.3 From-Read Map                      | 39       |  |  |  |  |  |  |
|          | 0.0                  | 3.2.4 All Together                       | 39       |  |  |  |  |  |  |
|          | 3.3                  | Global Happens-Before                    | 40       |  |  |  |  |  |  |
|          |                      | 3.3.1 Globality                          | 41       |  |  |  |  |  |  |

| 3.3.3       Barriers Constraints       42         3.3.4       Architectures       43         3.3.5       Examples       44         3.4       Validity of an Execution       45         3.4.1       Uniprocessor Behaviour       45         3.4.2       Thin Air       48         3.4.3       Validity       49         3.5       Comparing Architectures       50         3.5.1       Validity Is Decreasing       50         3.5.2       Monotonicity of Validity       50         4       Classical Models       53         4.1       Implementing an Architecture       53         4.1.1       Building an Execution Witness From an Order       54         4.1.2       Sketch of Proof       57         4.2       A Hierarchy of Classical Models       59         4.2.1       Sequential Consistency (SC)       60         4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72 <th></th> <th></th> <th>3.3.2 Preserved Program Order</th> <th>42</th>                                                                    |    |     | 3.3.2 Preserved Program Order            | 42         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|------------------------------------------|------------|
| 3.3.4       Architectures       43         3.3.5       Examples       44         3.4       Validity of an Execution       45         3.4.1       Uniprocessor Behaviour       45         3.4.2       Thin Air       48         3.4.3       Validity       49         3.5       Comparing Architectures       50         3.5.1       Validity Is Decreasing       50         3.5.2       Monotonicity of Validity       50         4       Classical Models       53         4.1       Implementing an Architecture       53         4.1.1       Building an Execution Witness From an Order       54         4.1.2       Sketch of Proof       57         4.2       A Hierarchy of Classical Models       59         4.2.1       Sequential Consistency (SC)       60         4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72                                                                                                                                        |    |     | 9                                        | 42         |
| 3.4       Validity of an Execution       45         3.4.1       Uniprocessor Behaviour       45         3.4.2       Thin Air       48         3.4.3       Validity       49         3.5       Comparing Architectures       50         3.5.1       Validity Is Decreasing       50         3.5.2       Monotonicity of Validity       50         4       Classical Models       53         4.1       Implementing an Architecture       53         4.1.1       Building an Execution Witness From an Order       54         4.1.2       Sketch of Proof       57         4.2       A Hierarchy of Classical Models       59         4.2.1       Sequential Consistency (SC)       60         4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models                                                                                                                               |    |     |                                          | 43         |
| 3.4.1       Uniprocessor Behaviour       45         3.4.2       Thin Air       48         3.4.3       Validity       49         3.5       Comparing Architectures       50         3.5.1       Validity Is Decreasing       50         3.5.2       Monotonicity of Validity       50         4       Classical Models       53         4.1       Implementing an Architecture       53         4.1.1       Building an Execution Witness From an Order       54         4.1.2       Sketch of Proof       57         4.2       A Hierarchy of Classical Models       59         4.2.1       Sequential Consistency (SC)       60         4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models       75         6       Relaxations <td< td=""><td></td><td></td><td></td><td>44</td></td<>                                                                                      |    |     |                                          | 44         |
| 3.4.2 Thin Air       48         3.4.3 Validity       49         3.5 Comparing Architectures       50         3.5.1 Validity Is Decreasing       50         3.5.2 Monotonicity of Validity       50         4 Classical Models       53         4.1 Implementing an Architecture       53         4.1.1 Building an Execution Witness From an Order       54         4.1.2 Sketch of Proof       57         4.2 A Hierarchy of Classical Models       59         4.2.1 Sequential Consistency (SC)       60         4.2.2 The Sparc Hierarchy       61         4.2.3 Alpha       65         4.2.4 RMO and Alpha Are Incomparable       67         5 Related Work       71         5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         III Testing Weak Memory Models       75         6 Relaxations       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs <td< td=""><td></td><td>3.4</td><td>Validity of an Execution</td><td>45</td></td<> |    | 3.4 | Validity of an Execution                 | 45         |
| 3.4.2 Thin Air       48         3.4.3 Validity       49         3.5 Comparing Architectures       50         3.5.1 Validity Is Decreasing       50         3.5.2 Monotonicity of Validity       50         4 Classical Models       53         4.1 Implementing an Architecture       53         4.1.1 Building an Execution Witness From an Order       54         4.1.2 Sketch of Proof       57         4.2 A Hierarchy of Classical Models       59         4.2.1 Sequential Consistency (SC)       60         4.2.2 The Sparc Hierarchy       61         4.2.3 Alpha       65         4.2.4 RMO and Alpha Are Incomparable       67         5 Related Work       71         5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         6 Relaxations       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82 <td></td> <td></td> <td>3.4.1 Uniprocessor Behaviour</td> <td>45</td>                     |    |     | 3.4.1 Uniprocessor Behaviour             | 45         |
| 3.4.3 Validity       49         3.5 Comparing Architectures       50         3.5.1 Validity Is Decreasing       50         3.5.2 Monotonicity of Validity       50         4 Classical Models       53         4.1 Implementing an Architecture       53         4.1.1 Building an Execution Witness From an Order       54         4.1.2 Sketch of Proof       57         4.2 A Hierarchy of Classical Models       59         4.2.1 Sequential Consistency (SC)       60         4.2.2 The Sparc Hierarchy       61         4.2.3 Alpha       65         4.2.4 RMO and Alpha Are Incomparable       67         5 Related Work       71         5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         6 Relaxations       79         6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxati                                                                     |    |     |                                          | 48         |
| 3.5       Comparing Architectures       50         3.5.1       Validity Is Decreasing       50         3.5.2       Monotonicity of Validity       50         4       Classical Models       53         4.1       Implementing an Architecture       53         4.1.1       Building an Execution Witness From an Order       54         4.1.2       Sketch of Proof       57         4.2       A Hierarchy of Classical Models       59         4.2.1       Sequential Consistency (SC)       60         4.2.2       The Spare Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models As Program Transformations       73         5.5       Memory Models As Program Transformations       75         6       Relaxations       79         6.1.1       Axioms of Our Model       79                                                                                                                     |    |     |                                          | 49         |
| 3.5.1       Validity Is Decreasing       50         3.5.2       Monotonicity of Validity       50         4       Classical Models       53         4.1       Implementing an Architecture       53         4.1.1       Building an Execution Witness From an Order       54         4.1.2       Sketch of Proof       57         4.2       A Hierarchy of Classical Models       59         4.2.1       Sequential Consistency (SC)       60         4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models As Program Transformations       73         6       Relaxations       79         6.1       A Brief Glance at the Power Documentation       79         6.1.1       Axioms of Our Model       79         6.1.2       Store Buffering       80                                                                                                                          |    | 3.5 |                                          | 50         |
| 3.5.2       Monotonicity of Validity       50         4       Classical Models       53         4.1       Implementing an Architecture       53         4.1.1       Building an Execution Witness From an Order       54         4.1.2       Sketch of Proof       57         4.2       A Hierarchy of Classical Models       59         4.2.1       Sequential Consistency (SC)       60         4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models As Program Transformations       73         4.11       Testing Weak Memory Models       75         6       Relaxations       79         6.1.1       Axioms of Our Model       79         6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4                                                                                                                                 |    |     |                                          | 50         |
| 4.1 Implementing an Architecture       53         4.1.1 Building an Execution Witness From an Order       54         4.1.2 Sketch of Proof       57         4.2 A Hierarchy of Classical Models       59         4.2.1 Sequential Consistency (SC)       60         4.2.2 The Sparc Hierarchy       61         4.2.3 Alpha       65         4.2.4 RMO and Alpha Are Incomparable       67         5 Related Work       71         5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         4.1 Testing Weak Memory Models       75         6 Relaxations       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       86         6.2.3 Barriers Candidate Relaxations       86 <th></th> <th></th> <th></th> <th>50</th>                         |    |     |                                          | 50         |
| 4.1 Implementing an Architecture       53         4.1.1 Building an Execution Witness From an Order       54         4.1.2 Sketch of Proof       57         4.2 A Hierarchy of Classical Models       59         4.2.1 Sequential Consistency (SC)       60         4.2.2 The Sparc Hierarchy       61         4.2.3 Alpha       65         4.2.4 RMO and Alpha Are Incomparable       67         5 Related Work       71         5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         4.1 Testing Weak Memory Models       75         6 Relaxations       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       86         6.2.3 Barriers Candidate Relaxations       86 <td>4</td> <td>Cla</td> <td>sical Models</td> <td>53</td>         | 4  | Cla | sical Models                             | 53         |
| 4.1.1 Building an Execution Witness From an Order 4.1.2 Sketch of Proof                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -  |     |                                          |            |
| 4.1.2       Sketch of Proof       57         4.2       A Hierarchy of Classical Models       59         4.2.1       Sequential Consistency (SC)       60         4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models As Program Transformations       73         III Testing Weak Memory Models         6.1       A Brief Glance at the Power Documentation       79         6.1.1       Axioms of Our Model       79         6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Orde                                                                                                                         |    | 1.1 | 1 0                                      |            |
| 4.2 A Hierarchy of Classical Models       59         4.2.1 Sequential Consistency (SC)       60         4.2.2 The Sparc Hierarchy       61         4.2.3 Alpha       65         4.2.4 RMO and Alpha Are Incomparable       67         5 Related Work       71         5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         4.1 Testing Weak Memory Models       75         6 Relaxations       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                               |    |     | _                                        |            |
| 4.2.1       Sequential Consistency (SC)       60         4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models As Program Transformations       73         III       Testing Weak Memory Models       75         6       Relaxations       79         6.1       A Brief Glance at the Power Documentation       79         6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Order Candidate Relaxations       85         6.2.3       Barriers Candidate Relaxations       86                                                                                                                                  |    | 4 2 |                                          |            |
| 4.2.2       The Sparc Hierarchy       61         4.2.3       Alpha       65         4.2.4       RMO and Alpha Are Incomparable       67         5       Related Work       71         5.1       Generic Models       71         5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models As Program Transformations       73         III Testing Weak Memory Models         6       Relaxations       79         6.1       A Brief Glance at the Power Documentation       79         6.1.1       Axioms of Our Model       79         6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Order Candidate Relaxations       86                                                                                                                                                                                                                     |    | 1.2 | · ·                                      |            |
| 4.2.3 Alpha       65         4.2.4 RMO and Alpha Are Incomparable       67         5 Related Work       71         5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         III Testing Weak Memory Models       75         6 Relaxations       79         6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                   |    |     | • • •                                    |            |
| 4.2.4 RMO and Alpha Are Incomparable       67         5 Related Work       71         5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         6 Relaxations       79         6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                |    |     | 1                                        |            |
| 5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         III Testing Weak Memory Models       75         6 Relaxations       79         6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |     | •                                        |            |
| 5.1 Generic Models       71         5.2 Global-Time vs. View Orders       72         5.3 Axiomatic vs. Operational       72         5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         III Testing Weak Memory Models       75         6 Relaxations       79         6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5  | Dal | tod Work                                 | 71         |
| 5.2       Global-Time vs. View Orders       72         5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models As Program Transformations       73         III Testing Weak Memory Models       75         6       Relaxations       79         6.1       A Brief Glance at the Power Documentation       79         6.1.1       Axioms of Our Model       79         6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Order Candidate Relaxations       85         6.2.3       Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                | o  |     |                                          |            |
| 5.3       Axiomatic vs. Operational       72         5.4       Characterisation of Behaviours       73         5.5       Memory Models As Program Transformations       73         III Testing Weak Memory Models       75         6       Relaxations       79         6.1       A Brief Glance at the Power Documentation       79         6.1.1       Axioms of Our Model       79         6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Order Candidate Relaxations       85         6.2.3       Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |     |                                          |            |
| 5.4 Characterisation of Behaviours       73         5.5 Memory Models As Program Transformations       73         III Testing Weak Memory Models       75         6 Relaxations       79         6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |     |                                          |            |
| 5.5       Memory Models As Program Transformations       73         III       Testing Weak Memory Models       75         6       Relaxations       79         6.1       A Brief Glance at the Power Documentation       79         6.1.1       Axioms of Our Model       79         6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Order Candidate Relaxations       85         6.2.3       Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |     |                                          |            |
| III Testing Weak Memory Models       75         6 Relaxations       79         6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |     |                                          |            |
| 6       Relaxations       79         6.1       A Brief Glance at the Power Documentation       79         6.1.1       Axioms of Our Model       79         6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Order Candidate Relaxations       85         6.2.3       Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    | 5.5 | Memory Models As Frogram Transformations | 13         |
| 6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | II | ΓΙ  | esting Weak Memory Models                | 75         |
| 6.1 A Brief Glance at the Power Documentation       79         6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6  | Rel | xations                                  | <b>7</b> 9 |
| 6.1.1 Axioms of Our Model       79         6.1.2 Store Buffering       80         6.1.3 Load-Load Pairs       81         6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |     |                                          |            |
| 6.1.2       Store Buffering       80         6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Order Candidate Relaxations       85         6.2.3       Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |     |                                          |            |
| 6.1.3       Load-Load Pairs       81         6.1.4       Load-Store Pairs       81         6.1.5       Barriers       82         6.2       Candidate Relaxations       85         6.2.1       Communication Candidate Relaxations       85         6.2.2       Program Order Candidate Relaxations       85         6.2.3       Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |     |                                          |            |
| 6.1.4 Load-Store Pairs       81         6.1.5 Barriers       82         6.2 Candidate Relaxations       85         6.2.1 Communication Candidate Relaxations       85         6.2.2 Program Order Candidate Relaxations       85         6.2.3 Barriers Candidate Relaxations       86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    |     |                                          |            |
| 6.1.5Barriers826.2Candidate Relaxations856.2.1Communication Candidate Relaxations856.2.2Program Order Candidate Relaxations856.2.3Barriers Candidate Relaxations86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |     |                                          |            |
| 6.2 Candidate Relaxations856.2.1 Communication Candidate Relaxations856.2.2 Program Order Candidate Relaxations856.2.3 Barriers Candidate Relaxations86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |     |                                          |            |
| 6.2.1 Communication Candidate Relaxations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    | 6.2 |                                          |            |
| 6.2.2 Program Order Candidate Relaxations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |     |                                          |            |
| 6.2.3 Barriers Candidate Relaxations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |     |                                          |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |     | 0                                        |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |     |                                          |            |

|    |              | 6.2.5 Composite Candidate Relaxations                       | 88         |
|----|--------------|-------------------------------------------------------------|------------|
|    | 6.3          | A Preliminary Power Model                                   | 89         |
| 7  | Diy,         | A Testing Tool                                              | 91         |
|    | 7.1          | Litmus Tests                                                | 92         |
|    |              | 7.1.1 Highlighting Relaxations                              | 92         |
|    |              | 7.1.2 Exercising One Relaxation at a Time                   | 92         |
|    | 7.2          | Cycles as Specifications of Litmus Tests                    | 93         |
|    |              | 7.2.1 Automatic Test Generation                             | 93         |
|    |              | 7.2.2 Cycles Generation                                     | 95         |
|    | 7.3          | Code Generation                                             | 96         |
|    |              | 7.3.1 Algorithm                                             | 96         |
|    |              | 7.3.2 Example                                               | 97         |
|    | 7.4          | A First Testing Example: x86-TSO                            | 98         |
|    |              | 7.4.1 A Guided Diy Run                                      | 99         |
|    |              | 7.4.2 Configuration Files                                   | 101        |
| 8  | A P          | ower Model                                                  | 103        |
|    | 8.1          | The Phat Experiment                                         | 104        |
|    |              | 8.1.1 Relaxations Observed on squale, vargas and hpcx       | 104        |
|    |              | 8.1.2 Safe Relaxations                                      | 104        |
|    | 8.2          | Overview of Our Model                                       | 106        |
|    |              | 8.2.1 Additional Formalism                                  | 106        |
|    |              | 8.2.2 Description of the Model                              | 110        |
|    | 8.3          | Discussion of Our Model                                     | 118        |
| 9  | Rela         | ated Work                                                   | <b>L21</b> |
|    |              |                                                             |            |
| IV | $\mathbf{S}$ | ynchronisation in Weak Memory Models 1                      | 23         |
| 10 | α,           |                                                             |            |
| 10 |              | 3                                                           | 127        |
|    | 10.1         | Covering and well-founded relations                         |            |
|    |              | 10.1.1 Covering relations                                   |            |
|    | 10.0         | 10.1.2 Well-founded relations                               |            |
|    | 10.2         | DRF guarantee                                               |            |
|    |              | 1 0                                                         | 129        |
|    |              | 10.2.2 Synchronising competing accesses in a weak execution |            |
|    | 10.9         | 9                                                           | 131        |
|    | 10.3         | 9                                                           | 132        |
|    |              | 0 1                                                         | 132        |
|    |              | 10.3.2 Synchronising fragile pairs in a weak execution      |            |
|    |              | 10.3.3 Application to the Semantics of Barriers             |            |
|    |              | 10.3.4 Lock-free guarantee                                  | 137        |

|                | 10.4       | Synchronisation idioms                              | ; |
|----------------|------------|-----------------------------------------------------|---|
|                |            | 10.4.1 Atomicity                                    |   |
|                |            | 10.4.2 Locks                                        |   |
|                |            | 10.4.3 Lock-free synchronisation                    |   |
|                |            | v                                                   |   |
| 11             | Stal       | pility 149                                          | ) |
|                | 11.1       | Minimal cycles                                      | ) |
|                |            | 11.1.1 Violations                                   | ) |
|                |            | 11.1.2 Covering the minimal violations 151          | - |
|                |            | 11.1.3 Critical cycles                              | - |
|                |            | 11.1.4 A characterisation of the minimal cycles 154 | Ŀ |
|                | 11.2       | Stability from any architecture to SC               | ) |
| 12             | Rela       | nted Work 159                                       | ) |
|                |            |                                                     |   |
| V              | Co         | onclusion and Perspectives 163                      | , |
| 13             | Con        | clusion 165                                         | , |
|                | 13.1       | Divining Chicken Entrails                           | ) |
|                |            | 13.1.1 Reading the Documentations 165               | ) |
|                |            | 13.1.2 Abstract Models                              | ; |
|                |            | 13.1.3 Simple Formal Models                         | ; |
|                |            | 13.1.4 The Preserved Program Order Quest 167        | 7 |
|                |            | 13.1.5 Strong Programming Disciplines 167           |   |
|                | 13.2       | A Reading Frame For Weak Memory Models 168          |   |
|                |            | 13.2.1 A Common Prism                               |   |
|                |            | 13.2.2 Tests as Specifications                      |   |
| 14             | Por        | spectives 169                                       | 1 |
| 11             |            | Automatisation                                      |   |
|                |            | Formalisation of Diy                                |   |
|                |            | Other Models And Paradigms                          |   |
|                |            | Testing Semantics For Weak Memory Models            |   |
|                |            | Logics For Weak Memory Models                       |   |
|                |            | Partial Orders As a Model of Concurrency            |   |
|                | 11.0       | Tables Orders his a Model of Concurrency            | , |
| $\mathbf{V}$ ] | [ <b>A</b> | ppendix 181                                         |   |
| $\mathbf{A}$   | Uni        | processor Equivalences 183                          |   |
|                | A.1        | Some Handy Lemmas                                   |   |
|                | A.2        | (Uni2) and $(Uni3)$ Are Equivalent                  |   |
|                | A.3        |                                                     |   |
|                |            |                                                     |   |

| $\mathbf{B}$ | $\mathbf{A} \mathbf{V}$ | ord on the Coq Development 187           |
|--------------|-------------------------|------------------------------------------|
|              | B.1                     | Overview of the Development              |
|              | B.2                     | Basic Objects                            |
|              |                         | B.2.1 Basic Types                        |
|              |                         | B.2.2 Events and Program Order           |
|              |                         | B.2.3 Execution Witnesses                |
|              | B.3                     | Architectures and Weak Memory Models 192 |
|              | B.4                     | Proofs                                   |

# Acknowledgements

Oh! I get by with a little help from my friends,
Hmm, I get high with a little help from my friends,
Hmm, I'm gonna try with a little help from my friends...

The Beatles—With a Little Help from My Friends [LM67c]

Ça vous occupera pendant que je fais le zouave au tableau! Et aussi, je ferai de bon cœur une dédicace manuscrite, ou je payerai une bière, à quiconque se sentirait floué de n'avoir pas été remercié ici.



Quand vous entendez ce petit tintement, tournez la page.

```
Pierre Clairambault · Jean-Baptiste Tristan · Delphine
Longuet · Derek Williams · Xavier Leroy · Samuel Mimram
· Fabrice Lemoine · Thomas Braibant · Paul-André Mellies
```

```
    Ahmed

                                             Bouajjani
 · Amélie
                                               Mouton ·
Damien
                                                Doligez ·
Peter
                                                0'Hearn ·
Vincent
                                                Jacques ·
Boris
                                               Yakobowski

    Emmanuel

                                           Beffara ·
     Florian Horn ·
                              Stéphane Zimmerman ·
         Celtique · David Durrleman · Moscova ·
                 Marion Kermann · Gunther
                                               Sikler ·
       Proval ·
                                      Contraintes ·
   Julien Martin · Luc
                                Maranget · Philippe
 Paul · David Baelde · Daniel
 Hirschkoff

    Alexandre

Buisse ·
                          Yann
Strozecki

    Aguinas

Hobor · Nadia Mesrar · Julien Cristau · Peter Sewell ·
Brice Goglin · Nicolas Kornman · Sylvain Soliman ·
Arnaud Sangnier · Yves-Alexis Perez · Assia Mahboubi ·
                                               Samuel Hym
                      Boudol ·
 · Gérard
                                               Florent
Bouchy ·
                      Vincent
                                               Siles ·
Nicolas
                      Guenot ·
                                               Claire
David · Sam
                      Hocevar ·
                                              Emmanuel
```

Christian Gatore · Mexico · Runtime · Arthur Loiret · Étienne Lozes · Zaynah Dargaye · Roberto Di Cosmo · Thomas Lepoutre · Gallium · Pierre Habouzit · Cristiano Calcagno ·

Dider Rémy

Weis · Cédric Augonnet · Sandrine Blazy · Miles Alglave · Maurice Herlihy · Juliette Simonet · Johan Marcellan ·

Susmit Sarkar ·

Cyril Brulebois ·

Jules Villard ·

· Pierre

Vladimir

Katchadourian ·

Jérémie Leymarie

· Jean-Jacques

Jeandel ·

Lévy · Samuel Thibault · Sylvain Schmitz · Sylvie Burini

# Part I Preamble

# Chapter 1

## Introduction

Roll up! Roll up for the magical mystery tour, step right this way!

The Beatles—Magical Mystery
Tour [LM67a]

#### 1.1 Context

We give here a brief overview of the concepts that we will use throughout the manuscript. We illustrate these concepts with related work that we enjoyed reading, and that helped our comprehension of the vast area of weak memory models. This is nowhere near an exhaustive state of the art, but rather an overview of the work we found inspiring and from which our work inherits crucial ideas. We give in Fig. 1.1 a timeline of some of the related work we mention troughout the manuscript.

I guess that I had no idea how a program *should* behave. I may have been quite the only one; indeed programmers seem to expect certain behaviours and find others surprising when they run a program.

#### 1.1.1 Early Days (1979 – 1995)

#### 1.1.1.1 Sequential Consistency

Most of the time indeed, when writing a concurrent program, one expects (or would like) it to behave according to L. Lamport's *Sequential Consistency* (SC) [Lam79], where:

[...] the result of any execution is the same as if the operations of all the processors were executed in some sequential order, and the operations of each individual processor appear in this sequence in the order specified by its program.



Figure 1.1: Timeline of Selected Related Work

Consider for example the program given in Fig. 1.2(a), written in pseudo code. On  $P_0$ , we start with a store of value 1 to the memory location x, labelled (a), followed in program order by a load from memory location y into register  $\mathtt{r1}$ , labelled (b). On  $P_1$ , we have a store of value 1 in memory location y, labelled (c), followed in program order by a load from memory location x into register  $\mathtt{r2}$ , labelled (d). The registers are private to a processor, while the memory locations are shared.

We wonder whether the specified outcome—where  $\tt r1$  on  $P_0$  and  $\tt r2$  on  $P_1$  hold 0 in the end—can be observed if we assume SC as the execution model. The answer is no: SC authorises indeed only three final outcomes, depicted in Fig. 1.2(b). Suppose for example that the instructions on  $P_0$  are executed before the ones on  $P_1$ ; this corresponds to the first final state given in Fig. 1.2(b). In this case, the location x holds 1 because of the store (a) on  $P_0$ ; the load (b) reads the initial value of y, which is 0: hence  $\tt r1$  holds 0 in the end. Afterwards,  $P_1$  executes its instructions. The store (c) writes 1 into y, and the load (d) reads from the last store to x, which is (a). Since (a) wrote 1 into x,  $\tt r2$  holds 1 in the end.

#### 1.1.1.2 Weak Memory Models

However, for matters of performance, modern processors may provide features that induce behaviours a machine with a SC model would never exhibit, as L. Lamport already exposed in [Lam79]:

For some applications, achieving sequential consistency may not be worth the price of slowing down the processors. In this case, one must be aware that conventional methods for designing multiprocess algorithms cannot be relied upon to produce correctly executing programs.

Consider for example the test given in Fig. 1.2(c). It is the same test as in Fig. 1.2(a), but here it is written in x86 assembly. On  $P_0$ , the MOV [x], \$1 instruction corresponds to the store (a) of Fig. 1.2(a), and the MOV EAX, [y] corresponds to the load (b). Similarly on  $P_1$ , the MOV [y], \$1 instruction corresponds to the store (c), and the MOV EAX, [x] corresponds to the load (d). Although we expected only three possible outcomes when running this test, an x86 machine may exhibit the one which was specified in Fig. 1.2(a), because the store-load pairs on each processor may be reordered. Therefore, the load (b) on  $P_0$  may occur before the store (c) on  $P_1$ : in that case, the load (b) reads the initial value of y, which is 0. Similarly, the load (c) on  $P_1$  may occur before the store (a) on  $P_0$ , in which case (c) reads the initial value of x, which is 0. Thus, we obtain r1=0 and r2=0 as the final state.

Hence we cannot assume SC as the execution model of an x86 machine. A program running on a multiprocessor behaves w.r.t. the memory model

Init: x=0; y=0;
$$\begin{array}{c|cccc}
P_0 & P_1 \\
\hline
(a) & x \leftarrow 1 & (c) & y \leftarrow 1 \\
(b) & r_1 \leftarrow y & (d) & r_2 \leftarrow x
\end{array}$$
Observed? r1=0; r2=0;

(a) A Program

(a) (b) (c) (d): 
$$r1 = 0 \land r2 = 1$$
  
(c) (d) (a) (b):  $r1 = 1 \land r2 = 0$   
(a) (c) (b) (d):  $r1 = 1 \land r2 = 1$ 

(b) The Three SC Outcomes for this program

Figure 1.2: An Example

(c) This Program in x86 Assembly

of the architecture. The memory models we studied are said to be weak, or relaxed w.r.t. to SC, because they allow more behaviours than SC. For example, such models may allow instruction reordering [AG95, AM]: reads and writes may not be preserved in the program order, as we just saw with the example of Fig. 1.2(a). Some of them [ita02, pow09] also relax the store atomicity [AG95, AM] constraint. A write may not be available to all processors at once: it could be e.g. at first initiated by a given processor, then committed to a store buffer or a cache, and finally globally performed to memory [DS90], at which point only it will be available for all processors to see. Hence the value of a given write may be available to certain processors sooner than to others.

Therefore one needs to understand precisely the definition and consequences of a given memory model in order to predict the possible outcomes of a running program. But some public documentations [int07, pow09] lack formal definitions of these models. The effort of writing correct concurrent programs is increased by the absence of precise, if not formal, definitions.

#### 1.1.1.3 Synchronisation

SC is accepted as the most intuitive and simple memory model, as expressed e.g. by S. Adve and M. Hill in [AH]:

[...] programmers prefer to reason about sequentially consistent memory, rather than having to think about weaker memory, or even write buffers.

Hence, for easier reasoning, the key idea is to specify a "contract between software and hardware", such that [AH]:

[...] software agrees to some formally specified constraints, and hardware agrees to appear sequentially consistent to at least the software that obeys those constraints.

**Data Race Freeness Guarantee** As an example of such a contract, S. Adve and M. Hill proposed the Data Race Freeness Guarantee (DRF guarantee) [AH], ensuring a SC behaviour to a certain class of programs, the *correctly synchronised* [MPA] ones. They observe that [AH]:

The problem of maintaining sequential consistency manifests itself when two or more processors interact through memory operations on common variables.

For example, the test of Fig. 1.2(a) illustrates exactly the above statement: indeed it may exhibit a non-SC outcome, and involves two processors communicating via two shared memory locations x and y.

So as to ensure that a program has a SC behaviour, S. Adve and M. Hill proposed the DRF<sub>0</sub> model. The DRF guarantee states that if there is a mean to arbitrate the data races in a program, then this program can only have SC executions. We consider that two memory accesses from distinct processors form a data race when they both are relative to the same location and one of them at least is a write.

In the example of Fig. 1.2(a), the store (a) on  $P_0$  and the load (d) on  $P_1$  form a data race. They belong to distinct processors, are both relative to the memory location x, and (a) is a write. Symmetrically, the store (c) on  $P_1$  and the load (b) on  $P_0$  form a data race relative to the memory location y.

Lock-Based Synchronisation The most common way of using the DRF guarantee is *mutual exclusion locks*. Locks ensure a certain execution order on the accesses they protect, hence can be used to arbitrate conflicts [HS08]. Locks authorise access to a given protected memory location if and only if a certain flag (the lock) is free; otherwise, the processor willing to access the location has to wait for the lock to be released by the processor currently holding it.

Consider for example the test of Fig. 1.2(a), where the accesses (a) and (d)—relative to x—are protected by the same lock  $\ell$ , and the accesses (c) and (b)—relative to y—by another lock  $\ell'$ . This means that when the lock  $\ell$  is taken so that the access (a) is protected by  $\ell$ , the access (d) has to wait for the lock  $\ell$  to be free, and then to take it, to occur. The same reasoning applies for the accesses (c) and (b). The DRF guarantee ensures that the only possible outcomes of the modified program are the SC ones, given in Fig. 1.2(b).

However, locks suffer from several efficiency problems: they can induce some long delay of waiting for the lock to be free; see for example [HS08, 18.1.1, p.417].

**Lock-Free Synchronisation** In order to avoid the cost of locks, other synchronisation protocols were defined, such as *lock-free* synchronisation protocols. These protocols use synchronisation instructions provided by the architecture, such as *barriers* and composite synchronisation idioms, such as *test-and-set* or *compare-and-swap* [HS08, Sec. 5.6, p.112].

Consider for example the test of Fig. 1.2(a). Suppose that we place a barrier between (a) and (b) on  $P_0$ , and another one between (c) and (d) on  $P_1$ , such that these barriers prevent the reordering of write-read pairs. In this case, (a) and (b) cannot be reordered anymore; neither can (c) and (d). Therefore, the only possible outcomes of the modified program are the SC ones given in Fig. 1.2(b).

Contrarily to the DRF guarantee, lock-free protocols do not arbitrate data races. Thus they may improve the performance of the program. How-

ever, such a synchronisation requires a precise knowledge of the underlying memory model, since it uses barriers to prevent some weaknesses exhibited by the architecture. Thus the design and correctness of such protocols may be hard to prove, since the semantics of barriers is unclear, and the lack of formal definitions of weak memory models worsens the effort. The *delay set algorithm* by D. Shasha and M. Snir [SS] is an example of an early study of barriers placement, which assumes SC as the execution model.

#### 1.1.2 Recent Days (2002 – 2010)

Most of the concurrent verification work suppose SC as memory model, probably because multiprocessors were not mainstream until recently. Nowadays however, since multiprocessors are widely spread, there is a recrudescent interest in such issues. Indeed, as exposed by S. Adve and H.-J. Boehm in [AB]:

The problematic transformations (e.g. reordering accesses to unrelated variables [...]) never change the meaning of single-threaded programs, but do affect multithreaded programs [...].

#### 1.1.2.1 The Problem Of Modelling

Most of the existing formalised yet intelligible memory models are global time models, for example Alpha's [alp02] and Sparc's [spa94a]. In such models, the actions or events issued by the different threads or processors can be embedded in a single order, representing the timeline in which these events occurred w.r.t. the whole system. By this we mean that all the participants involved agree on that global ordering of the events. Hence I believe that such models are the easiest to understand and to reason with, which may explain their prominence.

Indeed weak memory models are a challenging area of modelling. Not only because they are intricated models, but also because most of the vendors do not provide an abstract model to reason about the architecture their machines exhibit, apart from a few rare exceptions [alp02, spa94a]. Moreover, as S. Adve and H.-J. Boehm state [AB]:

Part of the challenge for hardware architects was the lack of clear memory models at the programming language level—it was unclear what programmers expected hardware to do.

Thus modelling often resorts to intensive testing to support the theory. For example W. Collier's early work adopts a *black box testing* approach [Col92]. But this kind of approach is necessarily limited, and somewhat resembles wild guess, if it is not guided by a precise knowledge of either the architecture or the implementation.

#### 1.1.2.2 Program Verification

The interest in the area of weak memory models is also probably renewed by recent research [Boeb, Boea, BPa] that takes the intricacies of weak memory models into account when proposing a new approach to software verification. In particular, S. Adve and H.-J. Boehm lead a group dedicated to these issues: they propose to enforce the DRF guarantee as a sine qua non condition, so as to make the verification of concurrent programs easier. S. Burckhardt et al. recently proposed a study of weak memory models in terms of rewriting rules [BMS]: thus the weak memory model is itself a program transformation. This elegant approach allows to reason about the correctness of several program transformations, e.g. induced by compilers.

#### 1.2 Contribution

In that context, we tried to understand and formalise existing weak memory models. In order to do so, we first relied on the existing documentations. From this reading, we provided a generic framework which we showed to embrace several existing models. We then resorted to intensive testing to support our theory. To ease our pain while testing, we wrote a systematic testing tool, which computes small tests exercising one weakness of the architecture at a time. This allowed us to design a model for the Power architecture, which is an instance of our framework as well. Finally, we studied synchronisation in the context of weak memory models, whether lock-based or lock-free, from a generic point of view.

We briefly summarise our contribution here. We thus give an outline of the document, and some reading notes.

#### 1.2.1 A Generic Framework

In Chap. 3, we present the generic axiomatic framework we developped in Coq [BC]. This is a global time model, widely inspired from Alpha and Sparc's documentation [alp02, spa94a]. We illustrate in Chap. 4 how to instantiate this framework to recover existing models, such as Sequential Consistency [Lam79], the Sparc hierarchy (*i.e.* Sun TSO, PSO and RMO) [spa94a], and Alpha [alp02]. We present some related work in Chap. 5, and detail some proofs in App. A.

Chap. 3 is the heart of this thesis, on which all our formal results are built. App. A can easily be skipped: the results which proofs are detailed in this chapter are described in Chap. 3 anyway.

#### 1.2.2 A Testing Tool

We present in Chap. 7 our diy testing tool: diy computes small tests in Power or x86 assembly code and run them against hardware. The tests are computed from specifications proceeding from our generic model, presented in Chap. 3. We present in Sec. 8.1 the way we used our tool to study the Power architecture. We detail our experimental protocol, the characteristics of the machines we tested and the experimental results. Finally in Chap. 8, we provide and comment on the model for the Power architecture we deduced from our experiments, and we present some related work in Chap. 9.

Chap. 8 is an interesting instance of our framework. The description of the tool (Chap. 7) and the detailed experimental protocol (Sec. 8.1) may be skipped as the description of the Power model is self-contained. However, the justification for this model lies in those two chapters, because this is where we explain how we build our tests, and why they are relevant.

#### 1.2.3 Synchronisation

We present in Chap. 11 a unifying approach to study both lock-based and lock-free synchronisations, which we illustrate by a proof that a generalised DRF guarantee holds for each instance of our generic model. We also provide a novel dual result on barrier placement. As both these results may enforce more synchronisation than necessary, we refine them in the style of D. Shasha and M. Snir [SS], by using *critical cycles*.

In addition, we present in Chap. 10 semantics for Power's locks and read-modify-write primitives. We show that these locks provide the refined generalised DRF guarantee. We show that the mapping of certain reads to read-modify-write primitives, coupled with non-cumulative barriers, restores Sequential Consistency, which spares the cost of cumulativity. Finally, we present some related work in Chap. 12.

#### 1.2.4 Remainder

Chap. 2 presents some preliminary definitions and fundamental results on relations and orders, which we use throughout the document. This chapter may be skipped.

We give a conclusion and some perspectives of future work in Chap. 13 and Chap. 14 respectively. We say a word on our Coq development in App. B, which may be skipped.

## Chapter 2

# **Preliminaries**

Our basic objects are *relations* over some elements. We give in this chapter the fundamental definitions that we used. We also enunciate and prove the key lemmas that we used.

#### 2.1 Relations

#### 2.1.1 Basic Definitions

We use homogeneous binary relations, that is we use relations  $\stackrel{\text{r}}{\rightarrow}$  such that r is, for a given set A, a set of pairs in  $A \times A$ .

We define the *domain* (written  $\mathsf{domain}(\overset{r}{\to})$ ) and the  $\mathit{range}(\overset{r}{\to})$ ) of a relation  $\overset{r}{\to}$  as follows:

#### Definition 1 (Domain and Range of a Relation)

$$\begin{array}{ccc} \mathsf{domain}(\stackrel{\mathbf{r}}{\to}) & \triangleq & \{x \mid \exists y, x \stackrel{\mathbf{r}}{\to} y\} \\ \mathsf{range}(\stackrel{\mathbf{r}}{\to}) & \triangleq & \{y \mid \exists x, x \stackrel{\mathbf{r}}{\to} y\} \end{array}$$

We consider a relation  $\xrightarrow{r}$  to be *transitive* (written transitive( $\xrightarrow{r}$ )) when:

#### Definition 2 (Transitivity of a Relation)

$$\mathsf{transitive}(\overset{\mathrm{r}}{\rightarrow}) \ \triangleq \ \forall xyz, (x \overset{\mathrm{r}}{\rightarrow} y \wedge y \overset{\mathrm{r}}{\rightarrow} z) \Rightarrow x \overset{\mathrm{r}}{\rightarrow} z$$

We write  $(\stackrel{r}{\rightarrow})^+$  for the *transitive closure* of  $\stackrel{r}{\rightarrow}$ , that is:

#### Definition 3 (Transitive Closure of a Relation)

$$x \stackrel{\mathbf{r}}{\rightarrow} y^+ y \triangleq x \stackrel{\mathbf{r}}{\rightarrow} y \vee (\exists z, x \stackrel{\mathbf{r}}{\rightarrow} y^+ z \wedge z \stackrel{\mathbf{r}}{\rightarrow} y^+ y)$$

We consider a relation  $\stackrel{r}{\rightarrow}$  to be *irreflexive* (written irreflexive( $\stackrel{r}{\rightarrow}$ )) when:

#### Definition 4 (Irreflexivity of a Relation)

$$\mathsf{irreflexive}(\overset{\mathrm{r}}{\to}) \triangleq \neg(\exists x, x \overset{\mathrm{r}}{\to} x)$$

We consider a relation  $\stackrel{r}{\to}$  to be *total* over a set  $\mathbb{E}$  (written total( $\stackrel{r}{\to}$ ,  $\mathbb{E}$ )) when:

#### Definition 5 (Totality of a Relation)

$$\mathsf{total}(\overset{\mathrm{r}}{\to}, \mathbb{E}) \ \triangleq \ \forall (x,y) \in \mathbb{E} \times \mathbb{E}, x \overset{\mathrm{r}}{\to} y \vee y \overset{\mathrm{r}}{\to} x$$

We consider a relation  $\stackrel{\mathbf{r}}{\to}$  to be acyclic (written  $\mathsf{acyclic}(\stackrel{\mathbf{r}}{\to})$ ) when its transitive closure is irreflexive, *i.e.*:

#### Definition 6 (Acyclicity of a Relation)

$$\operatorname{\mathsf{acyclic}}(\overset{\operatorname{r}}{\to}) \triangleq \neg (\exists x, x (\overset{\operatorname{r}}{\to})^+ x)$$

#### 2.1.2 Orders

We consider a relation  $\stackrel{\mathbf{r}}{\rightarrow}$  to be a partial order over a set  $\mathbb E$  when:

- the domain and the range of  $\stackrel{r}{\rightarrow}$  are included in  $\mathbb{E}$ ,
- $\bullet \xrightarrow{r}$  is transitive, and
- $\stackrel{\mathrm{r}}{\rightarrow}$  is irreflexive.

Formally, we have:

#### Definition 7 (Partial Order)

$$\begin{array}{ll} \mathsf{partial}\text{-}\mathsf{order}(\overset{r}{\to},\mathbb{E}) & \triangleq & (\mathsf{domain}(\overset{r}{\to}) \cup \mathsf{range}(\overset{r}{\to})) \subseteq \mathbb{E} \ \land \\ & \mathsf{transitive}(\overset{r}{\to}) \land \mathsf{irreflexive}(\overset{r}{\to}) \end{array}$$

We consider a relation  $\xrightarrow{\mathbf{r}}$  to be a *total order* (or *linear strict order*) over  $\mathbb{E}$  when:

- ullet is a partial order over  $\mathbb{E}$ , and
- $\stackrel{\mathbf{r}}{\rightarrow}$  is total over  $\mathbb{E}$ .

Formally, we have:

#### Definition 8 (Total Order)

$$\mathsf{total}\text{-}\mathsf{order}(\overset{r}{\to},\mathbb{E}) \ \triangleq \ \mathsf{partial}\text{-}\mathsf{order}(\overset{r}{\to},\mathbb{E}) \wedge \mathsf{total}(\overset{r}{\to},\mathbb{E})$$

#### 2.2 Linear Extension

We admit the following result: any partial order  $\xrightarrow{r}$  can be *extended* into a total order  $\xrightarrow{\circ}$ . This total order  $\xrightarrow{\circ}$  is a *linear extension* of  $\xrightarrow{r}$ . We write  $\xrightarrow{\text{linear-extension}}(\xrightarrow{\circ}, \xrightarrow{r})$  to indicate that  $\xrightarrow{\circ}$  is a linear extension of  $\xrightarrow{r}$ . Formally, we have:

#### Axiom 1 (Existence of a Linear Extension)

$$\forall \stackrel{r}{\rightarrow} \mathbb{E}, \mathsf{partial}\text{-}\mathsf{order}(\stackrel{r}{\rightarrow}, \mathbb{E}) \Rightarrow \\ \exists \stackrel{o}{\rightarrow}, \mathsf{linear-extension}(\stackrel{o}{\rightarrow}, \stackrel{r}{\rightarrow}) \land \mathsf{total}\text{-}\mathsf{order}(\stackrel{o}{\rightarrow}, \mathbb{E})$$

We admit that a relation  $\stackrel{r}{\rightarrow}$  is included in any of its linear extension:

#### Axiom 2 (Inclusion in its Linear Extensions)

$$\forall \stackrel{r}{\rightarrow} \stackrel{o}{\rightarrow}, \mathsf{linear\text{-}extension}(\stackrel{o}{\rightarrow}, \stackrel{r}{\rightarrow}) \Rightarrow (\stackrel{r}{\rightarrow} \subseteq \stackrel{o}{\rightarrow})$$

Finally, when  $\xrightarrow{r}$  is already a total order,  $\xrightarrow{r}$  has only one linear extension, which is itself:

#### Axiom 3 (Unicity of the Linear Extension of a Total Order)

$$\forall \stackrel{r}{\rightarrow} \mathbb{E}, \mathsf{total\text{-}order}(\stackrel{r}{\rightarrow}, \mathbb{E}) \Rightarrow (\forall \stackrel{o}{\rightarrow}, \mathsf{linear\text{-}extension}(\stackrel{o}{\rightarrow}, \stackrel{r}{\rightarrow}) \Rightarrow \stackrel{o}{\rightarrow} = \stackrel{r}{\rightarrow})$$

#### 2.3 A Key Lemma

We define the sequence of two relations  $\xrightarrow{r_1}$  and  $\xrightarrow{r_2}$  (written  $(\xrightarrow{r_1}; \xrightarrow{r_2})$ ) as follows:

#### Definition 9 (Sequence of Relations)

$$x(\xrightarrow{\mathbf{r}_1}; \xrightarrow{\mathbf{r}_2})y \triangleq \exists z, x \xrightarrow{\mathbf{r}_1} z \land z \xrightarrow{\mathbf{r}_2} y$$

We will often show that the acyclicity of a certain relation  $\xrightarrow{\mathbf{r}_1}$  implies the acyclicity of another one  $\xrightarrow{\mathbf{r}_2}$ . In order to do so, we reason by contradiction: we suppose that  $\xrightarrow{\mathbf{r}_2}$  has a cycle, and show that in this case,  $\xrightarrow{\mathbf{r}_1}$  has a cycle as well, which contradicts its acyclicity.

In order to prove this, we use this key lemma, which states that if there is a cycle in the union of two irreflexive relations, there is a cycle in their sequence as well:

#### Lemma 1 (Cycle in Union Implies Cycle in Sequence)

$$\begin{array}{c} \forall \xrightarrow{r_1} \xrightarrow{r_2}, \mathsf{irreflexive}(\xrightarrow{r_1}) \land \mathsf{irreflexive}(\xrightarrow{r_2}) \land \\ \mathsf{transitive}(\xrightarrow{r_1}) \land \mathsf{transitive}(\xrightarrow{r_2}) \land \\ \neg(\mathsf{acyclic}(\xrightarrow{r_1} \cup \xrightarrow{r_2})) \Rightarrow \neg(\mathsf{acyclic}(\xrightarrow{r_1}; \xrightarrow{r_2})) \end{array}$$

We need to establish a few more lemmas to prove this result.

#### 2.3.1 Hexa Relation

We define the reflexive closure over relations as follows:

#### Definition 10 (Reflexive Closure)

$$x \left(\stackrel{\mathbf{r}}{\rightarrow}\right)^? y \triangleq x \stackrel{\mathbf{r}}{\rightarrow} y \lor x = y$$

This means that two elements x and y are in  $(\stackrel{\mathbf{r}}{\to})^?$  when they are in  $\stackrel{\mathbf{r}}{\to}$  or x=y. Note that for any relation  $\stackrel{\mathbf{r}}{\to}$  and for all x, we have  $x\left(\stackrel{\mathbf{r}}{\to}\right)^?x$ .

### We define the binary operator phx over relations as follows:

#### Definition 11 (Pre Hexa)

$$\mathsf{phx}(\overset{r_1}{\rightarrow},\overset{r_2}{\rightarrow}) \triangleq ((\overset{r_1}{\rightarrow};\overset{r_2}{\rightarrow})^+)^?$$

Note that, since phx is a reflexive closure, we have  $(x, x) \in \operatorname{phx}(\xrightarrow{r_1}, \xrightarrow{r_2})$  for all  $\xrightarrow{r_1}, \xrightarrow{r_2}$  and x. Moreover, a phx construction is trivially transitive.

We define the binary operator hx over relations as follows:

#### Definition 12 (Hexa)

$$\mathsf{hx}(\overset{r_1}{\rightarrow},\overset{r_2}{\rightarrow}) \triangleq (\overset{r_2}{\rightarrow})^?; \mathsf{phx}(\overset{r_1}{\rightarrow},\overset{r_2}{\rightarrow}); (\overset{r_1}{\rightarrow})^?$$

We show that the hx of two transitive relations is a transitive relation:

#### Lemma 2 (Hexa Is Transitive)

$$\forall \stackrel{r_1}{\rightarrow} \stackrel{r_2}{\rightarrow}, transitive(\stackrel{r_1}{\rightarrow}) \land transitive(\stackrel{r_2}{\rightarrow}) \Rightarrow transitive(hx(\stackrel{r_1}{\rightarrow}, \stackrel{r_2}{\rightarrow}))$$

**Proof** Suppose x, y and z such that  $(x, y) \in \mathsf{hx}(\xrightarrow{r_1}, \xrightarrow{r_2})$  and  $(y, z) \in \mathsf{hx}(\xrightarrow{r_1}, \xrightarrow{r_2})$ . There exist  $z_1, z_2, z_3$  and  $z_4$  such that

$$x\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_1\,\mathsf{phx}(\stackrel{\mathbf{r}_1}{\rightarrow},\stackrel{\mathbf{r}_2}{\rightarrow})z_2\left(\stackrel{\mathbf{r}_1}{\rightarrow}\right)^?y\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_3\,\mathsf{phx}(\stackrel{\mathbf{r}_1}{\rightarrow},\stackrel{\mathbf{r}_2}{\rightarrow})z_4\left(\stackrel{\mathbf{r}_1}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?z_4\left(\stackrel{\mathbf{r}_2}{\rightarrow}\right)^?$$

We have  $z_2 \stackrel{\Gamma_1}{\longrightarrow} y \stackrel{\Gamma_2}{\longrightarrow} z_3$ , hence  $(z_2, z_3) \in \mathsf{phx} \stackrel{\Gamma_1}{\longrightarrow} z_3$ . Since a phx construction is transitive, we have  $(z_1, z_4) \in \mathsf{phx} \stackrel{\Gamma_1}{\longrightarrow} z_3$ , hence  $x \stackrel{\Gamma_2}{\longrightarrow} z_1 \mathsf{phx} \stackrel{\Gamma_1}{\longrightarrow} z_4$   $z_1 \mathsf{phx} \stackrel{\Gamma_2}{\longrightarrow} z_3$ . Therefore, by the definition of hx, we have  $(x, z) \in \mathsf{hx} \stackrel{\Gamma_1}{\longrightarrow} z_3$ . We show that when two relations  $z_1 \to z_3$  are both transitive, a path

We show that when two relations  $\xrightarrow{r_1}$  and  $\xrightarrow{r_2}$  are both transitive, a path in their union is a path in  $hx(\xrightarrow{r_2}, \xrightarrow{r_1})$ :

#### Lemma 3 (Path in Union Implies Path in Hexa)

$$\forall \stackrel{r_1}{\rightarrow} \stackrel{r_2}{\rightarrow}, transitive(\stackrel{r_1}{\rightarrow}) \wedge transitive(\stackrel{r_2}{\rightarrow}) \Rightarrow \left((\stackrel{r_1}{\rightarrow} \cup \stackrel{r_2}{\rightarrow})^+ \subseteq \mathsf{hx}(\stackrel{r_2}{\rightarrow}, \stackrel{r_1}{\rightarrow})\right)$$

**Proof** Suppose x and y such that  $x (\xrightarrow{r_1} \cup \xrightarrow{r_2})^+ y$ . Let us reason by induction over this statement.

• Suppose  $x(\stackrel{\mathbf{r}_1}{\rightarrow} \cup \stackrel{\mathbf{r}_2}{\rightarrow})y$ .

- Suppose  $x \xrightarrow{r_1} y$ . We want to show that  $(x,y) \in \mathsf{hx}(\xrightarrow{r_2}, \xrightarrow{r_1})$ , i.e. there exist  $z_1$  and  $z_2$  such that  $x(\xrightarrow{r_1})^? z_1 \mathsf{phx}(\xrightarrow{r_2}, \xrightarrow{r_1}) z_2 (\xrightarrow{r_2})^? y$ . We know that  $x(\xrightarrow{r_1})^? y$  since  $x \xrightarrow{r_1} y$ . Hence we can take  $z_1 = y$ . Since  $(y,y) \in \mathsf{phx}(\xrightarrow{r_2}, \xrightarrow{r_1})$ , we can take  $z_2 = y$ . Indeed we have  $y(\xrightarrow{r_2})^? y$ .
- Suppose  $x \xrightarrow{r_2} y$ , we can take  $z_1 = z_2 = x$ .
- In the inductive case, we have z such that  $x \operatorname{hx}(\xrightarrow{r_2}, \xrightarrow{r_1})z$  and  $z \operatorname{hx}(\xrightarrow{r_2}, \xrightarrow{r_1})y$ . By Lem. 2, we have the result.

We show that if  $(\stackrel{r_2}{\rightarrow};\stackrel{r_1}{\rightarrow})$  is acyclic, then  $(hx(\stackrel{r_2}{\rightarrow},\stackrel{r_1}{\rightarrow});\stackrel{r_1}{\rightarrow})$  is irreflexive, provided  $\stackrel{r_1}{\rightarrow}$  is irreflexive and transitive:

#### Lemma 4 (Hexa Right)

$$\forall \xrightarrow{\Gamma_1} \xrightarrow{\Gamma_2} xy, \mathsf{irreflexive}(\xrightarrow{\Gamma_1}) \land \mathsf{transitive}(\xrightarrow{\Gamma_1}) \land \\ (x,y) \in \mathsf{hx}(\xrightarrow{\Gamma_2}, \xrightarrow{\Gamma_1}) \land y \xrightarrow{\Gamma_1} x \Rightarrow \exists z, z \left(\xrightarrow{\Gamma_2}; \xrightarrow{\Gamma_1}\right)^+ z$$

**Proof** Suppose x and y such that  $(x,y) \in \mathsf{hx}(\stackrel{\mathtt{r}_2}{\to}, \stackrel{\mathtt{r}_1}{\to})$  and  $y \stackrel{\mathtt{r}_1}{\to} x$ . There are  $z_1$  and  $z_2$  such that  $x(\stackrel{\mathtt{r}_1}{\to})^? z_1 \mathsf{phx}(\stackrel{\mathtt{r}_2}{\to}, \stackrel{\mathtt{r}_1}{\to}) z_2(\stackrel{\mathtt{r}_2}{\to})^? y$ . The case when x = y is a direct contradiction to the fact that  $\stackrel{\mathtt{r}_1}{\to}$  is irreflexive, since  $y \stackrel{\mathtt{r}_1}{\to} x$  by hypothesis. Otherwise, we have  $z_1(\stackrel{\mathtt{r}_2}{\to}; \stackrel{\mathtt{r}_1}{\to})^+ z_1$ .

We show that if  $(\stackrel{r_2}{\rightarrow}; \stackrel{r_1}{\rightarrow})$  is acyclic, then  $(\stackrel{r_1}{\rightarrow}; hx(\stackrel{r_2}{\rightarrow}, \stackrel{r_1}{\rightarrow}))$  is irreflexive, provided  $\stackrel{r_2}{\rightarrow}$  is irreflexive and transitive:

#### Lemma 5 (Hexa Left)

$$\forall \xrightarrow{\mathbf{r}_1} \xrightarrow{\mathbf{r}_2} xy, \mathsf{irreflexive}(\xrightarrow{\mathbf{r}_2}) \land \mathsf{transitive}(\xrightarrow{\mathbf{r}_2}) \land \\ x\xrightarrow{\mathbf{r}_2} y \land (y,x) \in \mathsf{hx}(\xrightarrow{\mathbf{r}_2},\xrightarrow{\mathbf{r}_1}) \Rightarrow \exists z,z \left(\xrightarrow{\mathbf{r}_2};\xrightarrow{\mathbf{r}_1}\right)^+ z$$

**Proof** The proof is similar to the proof of Lem. 4 above.

#### 2.3.2 Proof of the Result

We want to prove the Lem. 1:

$$\begin{array}{c} \forall \xrightarrow{r_1} \xrightarrow{r_2}, \mathsf{irreflexive}(\xrightarrow{r_1}) \land \mathsf{irreflexive}(\xrightarrow{r_2}) \land \\ \mathsf{transitive}(\xrightarrow{r_1}) \land \mathsf{transitive}(\xrightarrow{r_2}) \land \\ \neg(\mathsf{acyclic}(\xrightarrow{r_1} \cup \xrightarrow{r_2})) \Rightarrow \neg(\mathsf{acyclic}(\xrightarrow{r_1}; \xrightarrow{r_2})) \end{array}$$

**Proof** Since  $\neg(\operatorname{acyclic}(\stackrel{\Gamma_1}{\to} \cup \stackrel{\Gamma_2}{\to}))$ , there is x such that  $x(\stackrel{\Gamma_1}{\to} \cup \stackrel{\Gamma_2}{\to})^+ x$ . Therefore, there is z such that  $x(\stackrel{\Gamma_1}{\to} \cup \stackrel{\Gamma_2}{\to})z$  and  $(z(\stackrel{\Gamma_1}{\to} \cup \stackrel{\Gamma_2}{\to})^+ x) \vee (x = z)$ . We do a case disjunction over this last statement.

• Suppose x = z. As  $x(\xrightarrow{r_1} \cup \xrightarrow{r_2})z$ , we have  $x(\xrightarrow{r_1} \cup \xrightarrow{r_2})x$ . But since  $\xrightarrow{r_1}$  and  $\xrightarrow{r_2}$  are both irreflexive, their union is irreflexive as well, hence the result.

• Suppose  $(z(\xrightarrow{r_1}\cup\xrightarrow{r_2})^+x)$ . In this case, we have  $(z((\xrightarrow{r_1})^+\cup(\xrightarrow{r_2})^+)^+x)$ . By Lem. 3, we have  $(z,x)\in \mathsf{hx}((\xrightarrow{r_2})^+,(\xrightarrow{r_1})^+)$ .

Moreover, we know that  $x(\xrightarrow{r_1} \cup \xrightarrow{r_2})z$ . Let us do a case disjunction over this statement.

- Suppose  $x \xrightarrow{r_1} z$ . By Lem. 4 applied to  $(z,x) \in \mathsf{hx}((\stackrel{r_2}{\to})^+, (\stackrel{r_1}{\to})^+)$  and  $x \xrightarrow{r_1} z$ , we have the result.
- Suppose now  $x \xrightarrow{r_2} z$ . By Lem. 5 applied to  $x \xrightarrow{r_2} z$  and  $(z,x) \in \mathsf{hx}((\stackrel{r_2}{\rightarrow})^+,(\stackrel{r_1}{\rightarrow})^+)$ , we have the result.

# Part II

# A Generic Framework For Weak Memory Models

We present here a generic framework designed to reason on weak memory models. Though some public documentations, e.g. Intel [int07] and Power [pow09], lack formal definitions of these models, others—such as Alpha [alp02] and Sparc [spa94a]—provide a precise definition of the model their processors exhibit. Our generic framework is widely inspired of the common style of Alpha and Sparc's documentations, in that we use a global time axiomatic model. However, Alpha and Sparc consider the stores to be atomic. We adapted the style of their model to allow the store atomicity relaxation, as does e.g. Power. In addition, we took care to minimise the number and the complexity of our axioms, so that they are easier to understand.

We present in Chap. 3 the objects, terms and axioms of our framework. We illustrate in Chap. 4 how to instantiate its parameters to produce several well known models, namely *Sequential Consistency* [Lam79], the Sparc hierarchy (*i.e.* TSO, PSO and RMO) [spa94a], and Alpha [alp02]. We conclude with a presentation of some related work in Chap. 5.



# Chapter 3

## A Generic Framework

#### 3.1 Basic Objects

A memory model determines whether a candidate execution of a program is *valid*. We consider an execution of a given program to be valid when the read and write memory events associated with the instructions of the program follow a single global timeline, *i.e.* can be embedded in a single partial order. This order represents the timeline in which these events are *globally performed*, which means that we embed them in the order when we reach the point in time where all processors involved have to take these events into account.

We illustrate our model with *litmus* tests, which are simple tests in pseudo- or assembly code. Fig. 3.1(a) shows such a test, with an initial state (which gathers the initial values of registers and memory locations used in the test), a program in pseudo- or assembly code, and a final condition on registers and memory (we write x, y for memory locations and r1, r2 for registers). We give in Fig. 3.1(b) an execution associated with this test. The validity of this execution is relative to the architecture on which it runs: it is valid on an architecture such as x86, whereas it is invalid on SC.



Figure 3.1: A Program and an Event Structure



Figure 3.2: An Execution for the Program of Fig. 3.1

#### 3.1.1 Events and Program Order

Rather than dealing directly with programs, our models are expressed in terms of the events  $\mathbb{E}$  occurring in a candidate execution. A memory event m represents a memory access, specified by its direction (write or read), its location loc(m), its processor proc(m), and a unique label. For example, the store to x marked (a) in Fig. 3.1(a) generates the event (a) Wx in Fig. 3.1(b). Henceforth, we write r (resp. w) for a read (resp. write) event. We write  $\mathbb{M}_{\ell}$  (resp.  $\mathbb{R}_{\ell}$ ,  $\mathbb{W}_{\ell}$ ) for the set of memory events (resp. reads, writes) to a location  $\ell$  (we omit  $\ell$  when quantifying over all of them). We give a table of notations for these sets of events, and the corresponding cartesian products in Fig. 3.4.

The models are defined in terms of binary relations over these events, and Fig. 3.3 shows a table of the relations we use.

The program order  $\stackrel{\text{po}}{\rightarrow}$  is a total order amongst the events from the same processor that never relates events from different processors. It reflects the sequential execution of instructions on a single processor: given two instruction execution instances  $i_1$  and  $i_2$  that generate events  $e_1$  and  $e_2$ ,  $e_1 \stackrel{\text{po}}{\rightarrow} e_2$  means that a sequential processor would execute  $i_1$  before  $i_2$ . When instructions may perform several memory accesses, we take intra-instruction dependencies [SSZN<sup>+</sup>] into account to build a more precise order.

Hence we describe a program by an *event structure*, which collects the memory events issued by the instructions of this program, and the program order relation, which lifts the program order between instructions to the events' level:

#### Definition 13 (Event Structure)

$$E \triangleq (\mathbb{E}, \stackrel{\text{po}}{\rightarrow})$$

Consider for example the test given in Fig. 3.1(a). We give in Fig. 3.1(b) an associated event structure. For example, to the store instruction marked (a) on  $P_0$ , we associate the write event (a) Wx in Fig. 3.1(b). To the load instruction marked (b) on  $P_0$ , we associate the read event (b) Ry in Fig. 3.1(b). Since these two instructions are in program order on  $P_0$ , the associated events are related by the  $\stackrel{\text{po}}{\rightarrow}$  relation. The reasoning is similar on  $P_1$ .

#### 3.2 Execution Witnesses

Although  $\xrightarrow{\text{po}}$  conveys important features of program execution, e.g. branch resolution, it does not characterise an execution. Indeed, on a weak memory model, the events in program order may be reordered in an execution. Moreover, we need to describe the communication between distinct processors during the execution of a program. Hence, in order to describe an execution, we postulate two relations  $\xrightarrow{\text{rf}}$  and  $\xrightarrow{\text{ws}}$  over memory events.

| Name                    | Notation                                         | Comment                                                                                                                                              | Sec.    |
|-------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| program order           | $m_1 \stackrel{\text{po}}{\rightarrow} m_2$      | per-processor total order                                                                                                                            | 3.1.1   |
| dependencies            | $m_1 \stackrel{\mathrm{dp}}{\to} m_2$            | included in $\stackrel{\text{po}}{\rightarrow}$ , source is a read                                                                                   | 3.4.1.3 |
| po-loc                  | $m_1 \stackrel{\text{po-loc}}{\to} m_2$          | program order restricted to the same location, included in $\xrightarrow{\text{po}}$                                                                 | 3.4.1.1 |
| preserved program order | $m_1 \stackrel{\text{ppo}}{\longrightarrow} m_2$ | pairs maintained in program order, included in $\stackrel{\text{po}}{\rightarrow}$                                                                   | 3.3.2   |
| read-from map           | $w \stackrel{\mathrm{rf}}{\to} r$                | links a write to a read reading its value                                                                                                            | 3.2.1   |
| external read-from map  | $w \stackrel{\mathrm{rfe}}{\to} r$               | $\xrightarrow{\mathrm{rf}}$ between events from distinct processors                                                                                  | 3.3.1   |
| internal read-from map  | $w \xrightarrow{\mathrm{rfi}} r$                 | $\xrightarrow{\mathrm{rf}}$ between events from the same processor                                                                                   | 3.3.1   |
| global read-from map    | $w \stackrel{\mathrm{grf}}{\to} r$               | $\stackrel{\mathrm{rf}}{\to}$ considered global                                                                                                      | 3.3.1   |
| write serialisation     | $w_1 \stackrel{\mathrm{ws}}{\to} w_2$            | total order on writes to the same lo-<br>cation                                                                                                      | 3.2.2   |
| from-read map           | $r \stackrel{\mathrm{fr}}{\to} w$                | $r$ reads from a write preceding $w$ in $\stackrel{\text{ws}}{\rightarrow}$                                                                          | 3.2.3   |
| barriers                | $m_1 \stackrel{\mathrm{ab}}{\to} m_2$            | ordering induced by barriers                                                                                                                         | 3.3.3   |
| global happens-before   | $m_1 \stackrel{\mathrm{ghb}}{\to} m_2$           | union of global relations                                                                                                                            | 3.3.4   |
| communication           | $m_1 \stackrel{\text{com}}{\to} m_2$             | shorthand for $m_1 \stackrel{\text{rf}}{\longrightarrow} \cup \stackrel{\text{ws}}{\longrightarrow} \cup \stackrel{\text{fr}}{\longrightarrow}) m_2$ | 3.2.4   |

| Name                                   | Notation                                     | Comment                                        |
|----------------------------------------|----------------------------------------------|------------------------------------------------|
| memory events                          | M                                            | all memory events                              |
| memory events to the same location     | $\mathbb{M}_\ell$                            | memory events relative to the location $\ell$  |
| read events, reads                     | $\mathbb{R}$                                 | memory events that are reads                   |
| reads from the same location           | $\mathbb{R}_\ell$                            | reads from the location $\ell$                 |
| write events, writes                   | W                                            | memory events that are writes                  |
| writes to the same location            | $\mathbb{W}_{\ell}$                          | writes to the location $\ell$                  |
| memory pairs                           | $\mathbb{M} \times \mathbb{M}$               | pairs of any memory events in program order    |
| memory pairs to the same location      | $\mathbb{M}_{\ell} 	imes \mathbb{M}_{\ell}$  | pairs of any memory events to the same loca-   |
|                                        |                                              | tion in program order                          |
| read-read pairs                        | $\mathbb{R} 	imes \mathbb{R}$                | pairs of reads in program order                |
| read-read pairs to the same location   | $\mathbb{R}_{\ell} 	imes \mathbb{R}_{\ell}$  | pairs of reads from the same location in pro-  |
|                                        |                                              | gram order                                     |
| read-write pairs                       | $\mathbb{R} 	imes \mathbb{W}$                | read followed by write in program order        |
| read-write pairs to the same location  | $\mathbb{R}_{\ell} 	imes \mathbb{W}_{\ell}$  | read followed by write to the same location in |
|                                        |                                              | program order                                  |
| write-write pairs                      | $\mathbb{W} \times \mathbb{W}$               | pairs of writes in program order               |
| write-write pairs to the same location | $\mathbb{W}_{\ell} \times \mathbb{W}_{\ell}$ | pairs of writes to the same location in pro-   |
| ·                                      |                                              | gram order                                     |
| write-read pairs                       | $\mathbb{W} \times \mathbb{R}$               | write followed by read in program order        |
| write-read pairs to the same location  | $\mathbb{W}_{\ell} 	imes \mathbb{R}_{\ell}$  | write followed by read from the same location  |
|                                        |                                              | in program order                               |



(a) A Program

(b) An Execution Witness

Figure 3.5: A Program and a Candidate Execution

# 3.2.1 Read-From Map

We write  $w \xrightarrow{\mathrm{rf}} r$  to mean that r loads the value stored by w (so w and r must share the same location). In any execution, given a read r there exists a unique write w such that  $w \xrightarrow{\mathrm{rf}} r$  (w can be an *init* store when r loads from the initial state). Thus,  $\xrightarrow{\mathrm{rf}}$  must be well formed following the wf-rf predicate:

# Definition 14 (Well-Formed Read-From Map)

$$\mathsf{wf-rf}(\overset{\mathrm{rf}}{\to}) \; \triangleq \; \left(\overset{\mathrm{rf}}{\to} \subseteq \bigcup_{\ell} (\mathbb{W}_{\ell} \times \mathbb{R}_{\ell})\right) \; \wedge \; (\forall r, \; \exists ! \, w. \; w \overset{\mathrm{rf}}{\to} r)$$

Consider the example given in Fig. 3.5(a). In the associated execution given in Fig. 3.5(b), the read (c) from x on  $P_1$  reads its value from the write (b) to x on  $P_1$ . Hence we have a  $\stackrel{\text{rf}}{\rightarrow}$  relation between them, depicted in the execution:  $(b) \stackrel{\text{rf}}{\rightarrow} (c)$ .

## 3.2.2 Write Serialisation

We assume all values written to a given location  $\ell$  to be serialised, following a coherence order. This property is widely assumed by modern architectures. We define  $\stackrel{\text{ws}}{\to}$  as the union of the coherence orders for all memory locations, which must be well formed following the wf-ws predicate:

#### Definition 15 (Well-Formed Write Serialisation)

$$\mathsf{wf\text{-}ws}(\overset{ws}{\to}) \ \triangleq \ \left(\overset{ws}{\to} \subseteq \bigcup_{\ell} (\mathbb{W}_{\ell} \times \mathbb{W}_{\ell})\right) \ \land \ \left(\forall \ell. \ \mathsf{total\text{-}order}\left(\overset{ws}{\to}, (\mathbb{W}_{\ell} \times \mathbb{W}_{\ell})\right)\right)$$



Figure 3.6:  $\xrightarrow{\text{fr}}$  Proceeds From  $\xrightarrow{\text{rf}}$  and  $\xrightarrow{\text{ws}}$ 

Consider the example given in Fig. 3.5(a). In the associated execution given in Fig. 3.5(b), the write (b) to x on  $P_1$  hits the memory before the write (a) to x on  $P_0$ . Hence we have a  $\stackrel{\text{ws}}{\rightarrow}$  relation between them, depicted in the execution:  $(b) \stackrel{\text{ws}}{\rightarrow} (a)$ .

As we shall see in Sec. 3.3.1, we will embed the write events in our global timeline according to the write serialisation.

# 3.2.3 From-Read Map

We define the derived relation  $\xrightarrow{\text{fr}} [ABJ^+]$  which gathers all pairs of reads r and writes w such that r reads from a write that is before w in  $\xrightarrow{\text{ws}}$ , as depicted in Fig. 3.6. Intuitively, a read r is in  $\xrightarrow{\text{fr}}$  with a write w when r reads from a write that hit the memory before w did:

# Definition 16 (From-Read Map)

$$r \xrightarrow{\mathrm{fr}} w \triangleq \exists w'. w' \xrightarrow{\mathrm{rf}} r \wedge w' \xrightarrow{\mathrm{ws}} w$$

Consider the example given in Fig. 3.5(a). In the associated execution given in Fig. 3.5(b), the write (b) to x on  $P_1$  hits the memory before the write (a) to x on  $P_0$ , i.e.  $(b) \stackrel{\text{ws}}{\to} (a)$ . Moreover, the read (c) from x on  $P_1$  reads its value from the write (b) to x on  $P_1$ , i.e.  $(b) \stackrel{\text{rf}}{\to} (c)$ . Hence we have a  $\stackrel{\text{fr}}{\to}$  relation between (c) and (a) (i.e.  $(c) \stackrel{\text{fr}}{\to} (a))$  because (c) reads from a write which is older than (a) in the write serialisation.

As we shall see in Sec. 3.3.1, we will use the  $\xrightarrow{fr}$  relation to include the read events in our global timeline.

#### 3.2.4 All Together

Given a certain event structure E, we call the  $\stackrel{\text{rf}}{\rightarrow}$ ,  $\stackrel{\text{ws}}{\rightarrow}$  and  $\stackrel{\text{fr}}{\rightarrow}$  relations the communication relations, and we write  $\stackrel{\text{com}}{\rightarrow}$  for their union:

# Definition 17 (Communication Relation)

$$\stackrel{\text{com}}{\rightarrow} \stackrel{\triangle}{\rightarrow} \stackrel{\text{rf}}{\rightarrow} \bigcup \stackrel{\text{ws}}{\rightarrow} \bigcup \stackrel{\text{fr}}{\rightarrow}$$

We define an  $execution\ witness\ X$  associated with an event structure E as follows:

## Definition 18 (Execution Witness)

$$X \triangleq (\stackrel{\mathrm{rf}}{\rightarrow}, \stackrel{\mathrm{ws}}{\rightarrow})$$

For example, we give in Fig. 3.2 an execution witness associated with the program of Fig. 3.1(a). The set of events is  $\{(a), (b), (c), (d)\}$ , the program order is  $(a) \xrightarrow{po} (b), (c) \xrightarrow{po} (d)$ . Since the initial state is implicitly a write preceding any other write to the same location in the write serialisation, the only communication arrows we have between the events of this execution are  $(b) \xrightarrow{fr} (c)$  and  $(d) \xrightarrow{fr} (a)$ .

The well-formedness predicate wf on execution witnesses is the conjunction of those for  $\stackrel{\text{ws}}{\to}$  and  $\stackrel{\text{rf}}{\to}$ . We write  $\mathsf{rf}(X)$  (resp.  $\mathsf{ws}(X)$ ,  $\mathsf{po}(X)$ ) to extract the  $\stackrel{\text{rf}}{\to}$  (resp.  $\stackrel{\text{ws}}{\to}$ ,  $\stackrel{\text{po}}{\to}$ ) relation from a given execution witness X. When X is clear from the context, we may write  $\stackrel{\text{rf}}{\to}$  instead of  $\mathsf{rf}(X)$  for example.

# Definition 19 (Well-Formed Execution Witness)

$$\operatorname{wf}(X) \triangleq \operatorname{wf-rf}(\operatorname{rf}(X)) \wedge \operatorname{wf-ws}(\operatorname{ws}(X))$$

# 3.3 Global Happens-Before

We consider an execution to be valid when we can embed the memory events of this execution is a single global timeline. By global we mean that the memory events are the events relative to memory actions, in a way that every processor involved has to take them into account. Therefore, we do not consider the events relative to store buffers or caches, but rather we wait until these events hit the main memory. Thus, we focus on the history of the system from the main memory's point of view.

Hence, an execution witness is valid if the memory events can be embedded in an acyclic global happens-before relation  $\stackrel{\mathrm{ghb}}{\rightarrow}$  (together with two auxiliary conditions detailed in Sec. 3.4). This order corresponds roughly to the vendor documentation concept of memory events being globally performed [pow09, DS90]: a write in  $\stackrel{\mathrm{ghb}}{\rightarrow}$  represents the point in global time when this write becomes visible to all processors; whereas a read in  $\stackrel{\mathrm{ghb}}{\rightarrow}$  represents the point in global time when the read takes place. We will formalise this notion later on, at Sec. 3.3.4.

In order to do so, we present first the choices as to which relations we include in  $\stackrel{\text{ghb}}{\longrightarrow}$  (*i.e.* which we consider to be in global time). Thereby we define a class of models. In the following, we will call a relation *global* when it is included in  $\stackrel{\text{ghb}}{\longrightarrow}$ . Intuitively, a relation is considered global if the participants of the system have to take it into account to build a valid execution.



Figure 3.7: Store Buffering

# 3.3.1 Globality

Writes are not necessarily globally performed at once. Some architectures allow *store buffering* (or read own writes early [AG95]): the processor issuing a given write can read its value before any other participant has access to it. Other architectures allow two processors sharing a cache to read a write issued by their neighbour w.r.t. the cache hierarchy before any other participant that does not share the same cache (a case of store atomicity relaxation, or read others' writes early [AG95]).

In our class of models,  $\stackrel{\text{ws}}{\rightarrow}$  is always included in  $\stackrel{\text{ghb}}{\rightarrow}$ . Indeed, the write serialisation for a given location  $\ell$  is by definition the order in which writes to  $\ell$  are globally performed.

Yet,  $\xrightarrow{\mathrm{rf}}$  is not necessarily included in  $\xrightarrow{\mathrm{ghb}}$ . Let us distinguish between internal (resp. external)  $\xrightarrow{\mathrm{rf}}$ , when the two events in  $\xrightarrow{\mathrm{rf}}$  are on the same (resp. distinct) processor(s), written  $\xrightarrow{\mathrm{rfi}}$  (resp.  $\xrightarrow{\mathrm{rfe}}$ ):

# Definition 20 (Internal and External Read-From Map)

$$\begin{array}{ccc} w \stackrel{\mathrm{rfi}}{\to} r & \triangleq & w \stackrel{\mathrm{rf}}{\to} r \wedge \mathrm{proc}(w) = \mathrm{proc}(r) \\ w \stackrel{\mathrm{rfe}}{\to} r & \triangleq & w \stackrel{\mathrm{rf}}{\to} r \wedge \mathrm{proc}(w) \neq \mathrm{proc}(r) \end{array}$$

We model the store buffering by  $\stackrel{\mathrm{rfi}}{\to}$  being not included in  $\stackrel{\mathrm{ghb}}{\to}$ , as depicted in Fig. 3.7. Indeed, the communication between a write from a given processor's store buffer and a read does not influence the execution of another processor, because the write has not hit the main memory yet. Therefore, this communication, modelled by  $\stackrel{\mathrm{rfi}}{\to}$  is private to the processor issuing the write, and we do not embed it in our global timeline.



Figure 3.8: Store Atomicity Relaxation

Similarly, we model the store atomicity relaxation by  $\stackrel{\text{rfe}}{\to}$  being not global, as depicted in Fig. 3.8. Indeed, the communication between two processors via a shared cache may not influence the execution of another processor, because the write has not hit the main memory yet. Therefore, this communication, modelled by  $\stackrel{\text{rfe}}{\to}$  is private to the two communicating processors, and we do not embed it in our global timeline.

We write  $\stackrel{\mathrm{grf}}{\to}$  for the subrelation of  $\stackrel{\mathrm{rf}}{\to}$  included in  $\stackrel{\mathrm{ghb}}{\to}$  .

In our framework,  $\stackrel{\text{fr}}{\to}$  is always included in  $\stackrel{\text{ghb}}{\to}$ . Indeed, as  $r \stackrel{\text{fr}}{\to} w$  means that the write w' from which r reads is globally performed before w, it forces the read r to be globally performed (since a read is globally performed as soon as it is performed) before w is globally performed.

#### 3.3.2 Preserved Program Order

In any given architecture, certain pairs of events in the program order are guaranteed to occur in this order. We postulate a global relation  $\stackrel{\text{ppo}}{\rightarrow}$  gathering all such pairs. For example, the execution witness in Fig. 3.2 is only valid if the writes and reads relative to different locations on each processor have been reordered. Indeed, if these pairs were forced to be in program order, we would have a cycle in  $\stackrel{\text{ghb}}{\rightarrow}$ :  $(a) \stackrel{\text{ppo}}{\rightarrow} (b) \stackrel{\text{fr}}{\rightarrow} (c) \stackrel{\text{ppo}}{\rightarrow} (d) \stackrel{\text{fr}}{\rightarrow} (a)$ . Such a cycle contradicts the validity of the execution, hence the execution depicted in Fig. 3.2 is not valid on an architecture such as SC, which maintains the write-read pairs in program order.

#### 3.3.3 Barriers Constraints

Architectures also provide *barrier* instructions, *e.g.* the Power sync, to enforce ordering between pairs of events. We postulate a global relation  $\stackrel{\text{ab}}{\rightarrow}$  gathering all such pairs.

A barrier is *non-cumulative* when it induces a relation  $\xrightarrow{r}$  ordering certain pairs of events surrounding (in program order) the barrier; we write  $NC(\xrightarrow{r})$ 

in this case. The relation  $\stackrel{r}{\rightarrow}$  induced by a barrier is A-cumulative w.r.t. a certain subrelation  $\stackrel{s}{\rightarrow}$  of  $\stackrel{rf}{\rightarrow}$  (resp. B-cumulative), written  $AC(\stackrel{r}{\rightarrow}, \stackrel{s}{\rightarrow})$  (resp.  $BC(\stackrel{r}{\rightarrow}, \stackrel{s}{\rightarrow})$ ), when the barrier makes certain writes atomic (e.g. by flushing the store buffers and caches).

Intuitively, a barrier b placed between two instructions  $i_1$  and  $i_2$  in program order has a non-cumulative ordering over the associated events  $m_1$  and  $m_2$  when it makes the program order between  $m_1$  and  $m_2$  visible to all processors. A barrier b placed between  $i_1$  and  $i_2$  in program order has an A-cumulative ordering over  $m_1$  and  $m_2$  when, if  $m_1$  reads from a write w (i.e.  $w \xrightarrow{\text{rf}} m_1$ ), the barrier b imposes a global ordering (i.e. visible to all processors) between w and  $w_2$ . This means that all processors see  $w_2$  after w. We will discuss in more details the semantics and use of barriers in Sec. 10.3.3.

Hence the cumulativity of barriers is modeled in our framework by certain sequences  $\xrightarrow{\text{rf}}$ ;  $\xrightarrow{\text{po}}$  (resp.  $\xrightarrow{\text{po}}$ ;  $\xrightarrow{\text{rf}}$ ) being global. Formally, we have:

# Definition 21 (Properties of Barriers)

where  $\stackrel{r}{\rightarrow}$  and  $\stackrel{s}{\rightarrow}$  are two relations.

#### 3.3.4 Architectures

We call a particular model of our class an *architecture*, written A (or  $A^{\epsilon}$  for A where ab returns the empty relation). We model an architecture by a triple of functions over executions. Hence we consider an architecture as a filter over executions, which determines which executions are valid and which are not. We write ppo (resp. grf, ab, ghb) for the function returning the  $\stackrel{\text{ppo}}{\rightarrow}$  (resp.  $\stackrel{\text{grf}}{\rightarrow}$ ,  $\stackrel{\text{ab}}{\rightarrow}$  and  $\stackrel{\text{ghb}}{\rightarrow}$ ) relation w.r.t. A when given an event structure and execution witness:

# Definition 22 (Architecture)

$$A \triangleq (\mathsf{ppo}, \mathsf{grf}, \mathsf{ab})$$

We use in the following the record notation A.f for a function f over execution witnesses w.r.t. the architecture A. For example, given an event structure E, an associated execution witness X and two architectures  $A_1$  and  $A_2$ , we write  $A_1$ .  $\mathsf{ghb}(E,X)$  for the  $\stackrel{\mathsf{ghb}}{\to}$  of the execution (E,X) relative

to  $A_1$ , while  $A_2$ .  $\mathsf{ppo}(E,X)$  returns the  $\stackrel{\mathsf{ppo}}{\to}$  of the execution (E,X) relative to  $A_2$ . We omit the architecture when it is clear from the context.

Finally, we define  $\stackrel{\text{ghb}}{\rightarrow}$  as the union of the global relations:

# Definition 23 (Global Happens-Before)

$$\overset{ghb}{\rightarrow} \overset{\triangle}{\rightarrow} \overset{ppo}{\rightarrow} (\ ) \overset{ws}{\rightarrow} (\ ) \overset{fr}{\rightarrow} (\ ) \overset{grf}{\rightarrow} (\ ) \overset{ab}{\rightarrow}$$

# 3.3.5 Examples

# 3.3.5.1 Sequential Consistency (SC)

SC (see also Sec. 4.2.1) allows no reordering of events ( $\stackrel{\text{ppo}}{\to}$  equals  $\stackrel{\text{po}}{\to}$  on memory events) and makes writes available to all processors as soon as they are issued ( $\stackrel{\text{rf}}{\to}$  is global,  $i.e. \stackrel{\text{grf}}{\to} = \stackrel{\text{rf}}{\to}$ ). Thus, there is no need for barriers. We write MM for the function extracting the pairs of memory events in the program order of an event structure,  $i.e. \text{ MM}(E, X) \triangleq \stackrel{\text{po}}{\to} \cap (\mathbb{M} \times \mathbb{M})$ :

# Definition 24 (Sequential Consistency)

$$SC \triangleq (MM, rf, \lambda(E, X).\emptyset)$$

Thus, the outcome of Fig. 3.1 will never be the result of a SC execution. Indeed, the associated execution exhibits the cycle:  $(a) \stackrel{\text{po}}{\rightarrow} (b) \stackrel{\text{fr}}{\rightarrow} (c) \stackrel{\text{po}}{\rightarrow} (d) \stackrel{\text{fr}}{\rightarrow} (a)$ . Since  $\stackrel{\text{fr}}{\rightarrow}$  is always in  $\stackrel{\text{ghb}}{\rightarrow}$ , and since the program order  $\stackrel{\text{po}}{\rightarrow}$  is included in SC's preserved program order, this cycle is a cycle in  $\stackrel{\text{ghb}}{\rightarrow}$ , hence we contradict the validity of this execution.

#### 3.3.5.2 Sun's Total Store Order (TSO)

TSO (see also Sec. 4.2.2.2) allows two relaxations [AG95]: write to read program order, and read own write early. The write to read program order relaxation means that TSO's preserved program order includes all pairs but the store-load ones. We write RM (resp. WW) for the function extracting the read-read and read-write (resp. write-write) pairs in the program order of an execution witness. Formally, we have  $RM(E, X) \triangleq \stackrel{po}{\longrightarrow} \cap (\mathbb{R} \times \mathbb{M})$  and  $WW(E, X) \triangleq \stackrel{po}{\longrightarrow} \cap \mathbb{W} \times \mathbb{W}$ .

The read own write early relaxation means that TSO's internal readfrom maps are not global,  $i.e. \xrightarrow{\mathrm{rfi}} \not\subseteq \xrightarrow{\mathrm{ghb}}$ . Moreover, TSO does not relax the atomicity of stores,  $i.e. \xrightarrow{\mathrm{rfe}} \subseteq \xrightarrow{\mathrm{ghb}}$ . Hence we have (omitting the barriers' semantics):

#### Definition 25 ( $TSO^{\epsilon}$ )

$$\begin{array}{ll} ppo_{TSO} \triangleq & (\lambda(E,X).\left(\mathrm{RM}(E,X) \cup \mathrm{WW}(E,X)\right) \\ TSO^{\epsilon} & \triangleq & (ppo_{TSO},\mathsf{rfe},\lambda(E,X).\emptyset) \end{array}$$



Figure 3.9: Invalid Execution According to the uniproc Criterion

Thus, the outcome of Fig. 3.1 can be the result of a TSO execution. Even if the associated execution (E,X) exhibits the cycle  $(a) \stackrel{\text{po}}{\to} (b) \stackrel{\text{fr}}{\to} (c) \stackrel{\text{po}}{\to} (d) \stackrel{\text{fr}}{\to} (a)$ , this does not form a cycle in TSO.  $\mathsf{ghb}(E,X)$ . Indeed, the write-read pairs in  $(a) \stackrel{\text{po}}{\to} (b)$  on  $P_0$  and  $(c) \stackrel{\text{po}}{\to} (d)$  on  $P_1$  are not included in TSO's program order, hence can be reordered.

# 3.4 Validity of an Execution

We now add two sanity conditions to the above.

#### 3.4.1 Uniprocessor Behaviour

First, we require each processor to respect memory coherence for each location [CLS] (i.e. the per-location write serialisation): if a processor writes  $e.g.\ v$  to  $\ell$  and then reads v' from  $\ell$ , then the associated writes w and w' should be in this order in the write serialisation, i.e. w' should not precede w in the write serialisation. We formalise this notion as follows.

#### 3.4.1.1 Definition

We define the relation  $\stackrel{\text{po-loc}}{\longrightarrow}$  over accesses to the same location in the program order:

$$m_1 \overset{\text{po-loc}}{\longrightarrow} m_2 \ \triangleq \ m_1 \overset{\text{po}}{\longrightarrow} m_2 \wedge \mathsf{loc}(m_1) = \mathsf{loc}(m_2)$$

We require  $\stackrel{\text{po-loc}}{\to}$  to be compatible with  $\stackrel{\text{com}}{\to}$   $(i.e. \stackrel{\text{rf}}{\to} \cup \stackrel{\text{ws}}{\to} \cup \stackrel{\text{fr}}{\to})$ :

# Definition 26 (Uniprocessor Check)

$$\mathsf{uniproc}(E,X) \ \triangleq \ \mathsf{acyclic}(\overset{\mathrm{com}}{\to} \cup \overset{\mathrm{po-loc}}{\to})$$

For example, in Fig. 3.9, we have  $(c) \stackrel{\text{ws}}{\rightarrow} (a)$  (by x final value) and  $(a) \stackrel{\text{rf}}{\rightarrow} (b)$  (by r1 final value). The cycle  $(a) \stackrel{\text{rf}}{\rightarrow} (b) \stackrel{\text{po-loc}}{\rightarrow} (c) \stackrel{\text{ws}}{\rightarrow} (a)$  invalidates this execution: (b) cannot read from (a) as it is a future value of x in  $\stackrel{\text{ws}}{\rightarrow}$ .

As a side note, the uniproc check corresponds, as we shall see in Sec. 4.2.1, to checking that SC holds per location.

#### 3.4.1.2 Alternative Formulations

We give here two alternative formulations of the uniproc definition, which we show equivalent with each other. We omit these equivalence proofs in this chapter to ease the reading but they can be found in Chap. A.

We show easily that the transitive closure of  $\stackrel{\text{com}}{\to}$ , written  $(\stackrel{\text{com}}{\to})^+$ , is equal to  $\stackrel{\text{com}}{\to} \cup (\stackrel{\text{ws}}{\to}; \stackrel{\text{rf}}{\to}) \cup (\stackrel{\text{fr}}{\to}; \stackrel{\text{rf}}{\to})$ .

We write  $x \stackrel{\text{hat}}{\leftrightarrow} y$  when x and y are both reads, reading from the same

We write  $x \stackrel{\text{nav}}{\leftrightarrow} y$  when x and y are both reads, reading from the same write. Formally, we have (since this relation is symmetric, we use a double arrow notation):

#### Definition 27 (Hat Relation)

$$x \stackrel{\mathrm{hat}}{\leftrightarrow} y \triangleq \exists w, w \stackrel{\mathrm{rf}}{\rightarrow} x \wedge w \stackrel{\mathrm{rf}}{\rightarrow} y$$

Let us consider these three formulations of uniproc:

$$\begin{array}{ll} (\mathit{Uni1}) & \mathsf{acyclic}(\overset{\mathrm{com}}{\to} \cup \overset{\mathrm{po\text{-}loc}}{\to}) \\ (\mathit{Uni2}) & \forall xy, x \overset{\mathrm{po\text{-}loc}}{\to} y \Rightarrow \neg (y (\overset{\mathrm{com}}{\to})^+ x) \\ (\mathit{Uni3}) & \overset{\mathrm{po\text{-}loc}}{\to} \subseteq ((\overset{\mathrm{com}}{\to})^+ \cup \overset{\mathrm{hat}}{\leftrightarrow}) \\ \end{array}$$

We chose the first one because it is synthetic, but its intuition arises more clearly in (Uni2) (and equivalently in (Uni3)). The (Uni2) check requires indeed that if two events x and y are in  $\stackrel{\text{po-loc}}{\to}$ , i.e. in program order and to the same location, there is no path in the communication arrows  $\stackrel{\text{rf}}{\to}$ ,  $\stackrel{\text{ws}}{\to}$  or  $\stackrel{\text{fr}}{\to}$  leading from y to x. This means that two events relative to the same location on the same processor cannot be seen in the converse order by other processors.

As a remark, it is interesting to note that the uniproc check can spare the cost of including certains pairs of events in program order in the preserved program order of an architecture. Consider for example two writes to the same location in program order. They are necessarily (by uniproc) included in  $\stackrel{\text{ghb}}{\to}$ . Indeed, such a pair is in  $\stackrel{\text{po-loc}}{\to}$ , thus in  $((\stackrel{\text{com}}{\to})^+ \cup \stackrel{\text{hat}}{\to})$  by (Uni3). Moreover, we know that  $(\stackrel{\text{com}}{\to})^+$  is equal to  $(\stackrel{\text{com}}{\to} \cup (\stackrel{\text{fr}}{\to}; \stackrel{\text{rf}}{\to}))$ . Hence, a write-write pair to the same location is, by (Uni3), in  $(\stackrel{\text{com}}{\to} \cup (\stackrel{\text{ws}}{\to}; \stackrel{\text{rf}}{\to}))$ . The cases  $(\stackrel{\text{ws}}{\to}; \stackrel{\text{rf}}{\to})$  and  $(\stackrel{\text{fr}}{\to}; \stackrel{\text{rf}}{\to})$  do not apply here because of the directions of the events. Hence a write-write pair to the same location is in  $\stackrel{\text{com}}{\to}$ , i.e. in  $\stackrel{\text{ws}}{\to} \cup \stackrel{\text{fr}}{\to} \cup \stackrel{\text{fr}}{\to}$ . The cases  $\stackrel{\text{rf}}{\to}$  and  $\stackrel{\text{fr}}{\to}$  do not apply because of the directions of the events, hence such a pair is in  $\stackrel{\text{ws}}{\to}$ . We know, by hypothesis of our framework, that  $\stackrel{\text{ws}}{\to}$  is always global. Hence, there is no need to specify



Figure 3.10: Load-Load Hasard Example

write-write pairs to the same location in the preserved program order, since we know that they are preserved globally  $(i.e. \text{ in } \xrightarrow{\text{ghb}})$  by the uniproc check.

The same reasoning applies for read-write pairs to the same location: such pairs are necessarily in  $\xrightarrow{fr}$ , thus in  $\xrightarrow{ghb}$ .

Hence, the uniproc check can be viewed as a minimal condition imposed by a machine: the write-write and read-write pairs to the same location in the program order are necessarily preserved globally in the order specified by the program.

#### 3.4.1.3 Load-Load Hasard

As a side note, all the models embraced by our framework agree with the uniproc check, except Sun RMO [spa94a] (see also Sec. 4.2.2.4). RMO preserves the program order between the write-write and read-write pairs to the same location, and the read-read and read-write pairs in dependency [spa94a].

We postulate a  $\stackrel{\text{dp}}{\to}$  relation to model the dependencies between instructions, such as data or control dependencies [pow09, pp. 653-668]. For example in PowerPC, consider a load 1wz r5,0(r1) followed in program order by a load 1wzx r6,r5,r2. The second load is indexed by the register r5; this register is used as a target by the preceding load in program order. Hence in PowerPC, the second load depends on the first one. The  $\stackrel{\text{dp}}{\to}$  relation is a subrelation of  $\stackrel{\text{po}}{\to}$ , and always has a read at its source.

We write dp(E, X) for the pairs in dependency in an execution (E, X). We write  $M_{\ell}W_{\ell}(E, X)$  for the read-write and write-write pairs to the same location  $\ell$ , in an execution X. RMO has the same store buffering and store atomicity policy as TSO, hence (omitting the barriers' semantics):



Figure 3.11: Invalid Execution According to the thin Criterion

# Definition 28 $(RMO^{\epsilon})$

$$\begin{array}{ll} ppo_{RMO} \triangleq & \lambda(E,X) \,.\, (\mathsf{dp}(E,X) \cup \bigcup_{\ell} \mathrm{M}_{\ell} \mathrm{W}_{\ell}(E,X)) \\ RMO^{\epsilon} \triangleq & (ppo_{RMO},\mathsf{rfe},\lambda(E,X) \,.\,\emptyset) \end{array}$$

RMO allows indeed load-load hasard, meaning two reads from the same location in program order may be reordered. We give in Fig. 3.10 an example program of load-load hasard: the read (b) from x and the read (c) from x on  $P_0$  have been reordered. The read (c) reads from the write (a) on  $P_0$ , hence  $(a) \xrightarrow{\mathrm{rf}} (c)$ , which is not depicted in Fig. 3.10 to ease the reading. The read (b) reads from the write (d) on  $P_1$ , hence  $(d) \xrightarrow{\mathrm{rf}} (b)$ . Suppose  $(a) \xrightarrow{\mathrm{ws}} (d)$ , then, since  $(a) \xrightarrow{\mathrm{rf}} (c)$ , we have  $(c) \xrightarrow{\mathrm{fr}} (d)$ . Since we have  $(c) \xrightarrow{\mathrm{rf}} (c)$ , we exhibit a cycle which is a contradiction to uniproc:  $(b) \xrightarrow{\mathrm{po}} (c) \xrightarrow{\mathrm{fr}} (d) \xrightarrow{\mathrm{rf}} (b)$ . The program order between the two reads (b) and (c) on (c) is not respected, even though they are to the same location (c).

To allow load-load hasard, we define the relation  $\stackrel{\text{llh-po-loc}}{\rightarrow}$  over accesses to the same location in the program order as  $\stackrel{\text{po-loc}}{\rightarrow}$  except for read-read pairs:

$$m_1 \overset{\text{llh-po-loc}}{\longrightarrow} m_2 \ \triangleq \ m_1 \overset{\text{po}}{\longrightarrow} m_2 \wedge \mathsf{loc}(m_1) = \mathsf{loc}(m_2) \wedge \neg (m_1 \in \mathbb{R} \wedge m_2 \in \mathbb{R})$$

Then we slightly alter the definition of uniproc to:

#### Definition 29 (Load-Load Hasard Uniproc)

$$\mathsf{IIh\text{-}uniproc}(E,X) \ \triangleq \ \mathsf{acyclic}(\overset{\mathsf{com}}{\to} \cup \overset{\mathsf{llh\text{-}po\text{-}loc}}{\to})$$

#### 3.4.2 Thin Air

Second, we rule out programs where values come *out of thin air* [MPA]. This means that we forbid the *causal loops*, as illustrated in Fig. 3.11. In this example, the write (b) to y on  $P_0$  is dependent on the read (a) from x on  $P_0$ , because the xor instruction between them does a calculation on the

value written by (a) in r1, and writes the result into r9, later used by (b). Similarly on  $P_1$ , (c) and (d) are dependent. Suppose the read (a) from x on  $P_0$  reads from the write (d) to x on  $P_1$ , and similarly the read (c) from y on  $P_1$  reads from the write (b) to y on  $P_0$ , as depicted by the execution in Fig. 3.11. In this case, the values read by (a) and (c) seem to come out of thin air, because they cannot be determined.

The definition of this check is parameterised by the definition of dependencies, relative to the architecture:

#### Definition 30 (Thin Air Check)

$$thin(dp, E, X) \triangleq acyclic(rf(X) \cup dp(E, X))$$

This check is directly inspired of Alpha's documentation [alp02, (I) 5-15, p. 245]. Alpha is indeed the only model embraced by our framework that requires this check. Alpha maintains the write-write, read-read and read-write pairs to the same location [alp02]. We write  $R_{\ell}M_{\ell}(E,X)$  (resp.  $W_{\ell}W_{\ell}(E,X)$ ) for the read-read and read-write (resp. write-write) pairs to the same location  $\ell$  in an execution (E,X). Similarly to the Sun models, Alpha's external  $\stackrel{\text{rf}}{\to}$  are global whereas internal  $\stackrel{\text{rf}}{\to}$  are not (we omit the barriers' semantics):

#### Definition 31 $(Alpha^{\epsilon})$

$$\begin{array}{l} ppo_{Alpha} \triangleq \lambda(E,X) \,.\, (\bigcup_{\ell} \mathrm{R}_{\ell} \mathrm{M}_{\ell}(E,X) \cup \bigcup_{\ell} \mathrm{W}_{\ell} \mathrm{W}_{\ell}(E,X)) \\ Alpha^{\epsilon} \triangleq (ppo_{Alpha}, \mathsf{rfe}, \lambda(E,X) \,.\, \emptyset) \end{array}$$

All the other models we present have indeed a sufficiently large  $\stackrel{\text{ppo}}{\rightarrow}$  that includes  $\stackrel{\text{dp}}{\rightarrow}$ , which removes the necessity of the thin check. As the preserved program order of Alpha (see also Sec. 4.2.3) does not include  $\stackrel{\text{dp}}{\rightarrow}$ , and since Alpha explicitly prevents causal loops, this additional check is required.

#### 3.4.3 Validity

We define the validity of an execution w.r.t. an architecture A as the conjunction of four checks. The first three, namely  $\mathsf{wf}(X)$ ,  $\mathsf{uniproc}(E,X)$  and  $\mathsf{thin}(E,X)$  are independent from the architecture. The last one, i.e.  $A.\ \mathsf{ghb}(E,X)$ , characterises the architecture. We write  $A.\ \mathsf{valid}(E,X)$  when the execution (E,X) is valid on the architecture A, and  $A.\ \mathsf{ghb}(E,X)$  for the  $\stackrel{\mathsf{ghb}}{\to}$  induced by A on (E,X):

#### Definition 32 (Validity)

$$A. \mathsf{valid}(E, X) \triangleq \mathsf{wf}(X) \land \mathsf{uniproc}(E, X) \land \mathsf{thin}(E, X) \land \mathsf{acyclic}(A. \mathsf{ghb}(E, X))$$

For example, the execution of Fig. 3.2 is invalid on SC. Indeed the  $SC \cdot \mathsf{ghb}(E,X)$  of this execution contains  $\overset{\mathsf{po}}{\to}$  and  $\overset{\mathsf{fr}}{\to}$ , therefore has a cycle:  $(a) \overset{\mathsf{po}}{\to} (b) \overset{\mathsf{fr}}{\to} (c) \overset{\mathsf{po}}{\to} (d) \overset{\mathsf{fr}}{\to} (a)$ . On the contrary, the  $TSO \cdot \mathsf{ghb}(E,X)$  of this execution does not contain any  $\overset{\mathsf{po}}{\to}$  arrow which source is a write and target a read, hence does not contain  $(a) \overset{\mathsf{po}}{\to} (b)$  and  $(c) \overset{\mathsf{po}}{\to} (d)$ . Thus, there is no cycle in  $TSO \cdot \mathsf{ghb}(E,X)$ , which means that this execution is not forbidden on  $TSO \cdot$ 

# 3.5 Comparing Architectures

From our definition of architecture arises a simple notion of comparison amongst them.  $A_1 \leq A_2$  means that  $A_1$  is weaker than  $A_2$ :

# Definition 33 (Weaker)

$$A_1 \leq A_2 \triangleq (\overset{\mathrm{ppo_1}}{\rightarrow} \subseteq \overset{\mathrm{ppo_2}}{\rightarrow}) \land (\overset{\mathrm{grf_1}}{\rightarrow} \subseteq \overset{\mathrm{grf_2}}{\rightarrow})$$

As an example,  $TSO^{\epsilon}$  is weaker than SC.

# 3.5.1 Validity Is Decreasing

The validity of an execution is decreasing w.r.t. the strength of the predicate; *i.e.* a weak architecture exhibits at least all the behaviours of a stronger one:

#### Theorem 1 (Validity Is Decreasing)

$$\forall A_1A_2, \ (A_1 \leq A_2) \Rightarrow (\forall EX, A_2^{\epsilon}. \operatorname{valid}(E, X) \Rightarrow A_1^{\epsilon}. \operatorname{valid}(E, X))$$

**Proof** From  $A_1 \leq A_2$ , we immediately have  $A_1^{\epsilon}$  and  $A_2^{\epsilon}$  such that if  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  is acyclic, so is  $A_1^{\epsilon}$  and  $A_2^{\epsilon}$  is  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  is  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  is  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  is  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  is  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  is  $A_2^{\epsilon}$  and  $A_2^{\epsilon}$  and

For example, since  $TSO^{\epsilon}$  is weaker than SC, all the executions valid on SC are valid on TSO.

# 3.5.2 Monotonicity of Validity

The converse is not always true. However, some programs running on an architecture  $A_1^{\epsilon}$  exhibit executions that would be valid on a stronger architecture  $A_2^{\epsilon}$ . We characterise all such executions as follows, where the expression  $A_1$ .  $\mathsf{check}_{\mathsf{A}_2}(E,X)$  means that the execution X, while running on the weak architecture  $A_1$ , would also be valid on the stronger architecture  $A_2$ :

#### Definition 34 (Strong Execution On Weak Architecture)

$$A_1$$
. check $_{A_2}(E,X) \triangleq \operatorname{acyclic}(\overset{\operatorname{gr} f_2}{\to} \cup \overset{\operatorname{ws}}{\to} \cup \overset{\operatorname{fr}}{\to} \cup \overset{\operatorname{ppo}_2}{\to})$ 

We show that executions satisfying this criterion are valid on  $A_1^{\epsilon}$  if and only if they are valid on  $A_2^{\epsilon}$ :

# Theorem 2 (Characterisation)

$$\forall A_1A_2, \ (A_1 \leq A_2) \Rightarrow \\ (\forall EX, (A_1^\epsilon \text{ . valid}(E,X) \land A_1 \text{ . check}_{\mathsf{A}_2}(E,X)) \Leftrightarrow A_2^\epsilon \text{ . valid}(E,X))$$

#### Proof

- $\Rightarrow$  (E,X) being valid on  $A_1^{\epsilon}$ , we have all requirements—well-formedness, uniprocand thin—to guarantee (E,X) is valid on  $A_2^{\epsilon}$ , except  $A_2^{\epsilon}$ . valid(E,X), which holds by the hypothesis check $A_2$ .

For example, consider the execution of the test of Fig. 3.1(a) where  $P_0$  executes its instructions before  $P_1$  does:  $(a) \stackrel{\text{po}}{\rightarrow} (b) \stackrel{\text{fr}}{\rightarrow} (c) \stackrel{\text{po}}{\rightarrow} (d)$  and  $(a) \stackrel{\text{rf}}{\rightarrow} (d)$ . It is valid on TSO since there is no cycle in TSO. ghb(E,X). It also satisfies TSO.  $check_{SC}(E,X)$  since there is no cycle in SC. ghb(E,X). Hence it is valid on SC as well.

These theorems, though fairly simple, will be useful to compare two models and to restore a strong model from a weaker one, as we do in Chap. 11.

# Chapter 4

# **Classical Models**

We expose here how we implement several classical models in our framework, namely Sequential Consistency (SC) [Lam79], the Sparc hierarchy (i.e. TSO, PSO and RMO [spa94a]) and Alpha [alp02]. We prove our implementations equivalent to the original definitions. We present the models from the stronger (w.r.t. the order  $\leq$ ), namely SC, to the weaker, namely Alpha. We show in Fig. 4.1 the inclusion of these models w.r.t. each other. The inclusion is here in terms of the behaviours each model authorises, therefore is in the converse order that the order  $\leq$  induces, as expressed by Thm. 1.

# 4.1 Implementing an Architecture

We present each of the following native models in terms of an order  $\stackrel{\text{ex}}{\rightarrow}$  representing the order in which the events are globally performed.

All the native definitions of the models we present here roughly follow the same generic form. In these definitions, an execution  $\stackrel{\text{ex}}{\to}$  is valid if it is an order on events which contains a certain subrelation of the program order. This relation corresponds to our preserved program order.

The order  $\stackrel{\text{ex}}{\rightarrow}$  is defined as partial in Alpha's documentation [alp02], or



Figure 4.1: Inclusion of Some Architectures

early versions of the Sparc documentation [spa92]. In the current version of Sparc documentation [spa94b], it is defined as a total order. By Ax. 1, any partial order can be extended to a total order. Hence we will define the native versions of the models in terms of a total order. This means for example that for an execution defined as a partial order, we consider all its linear extensions to be valid native executions.

For a given architecture A, we write A.  $\mathsf{native}(\overset{\mathrm{ex}}{\to})$  when  $\overset{\mathrm{ex}}{\to}$  satisfies the conditions imposed by A. Formally, we have:

# Definition 35 (Native Definition of an Architecture)

$$A. \mathsf{native}(E, \overset{\mathrm{ex}}{\to}) \triangleq \mathsf{total}\text{-}\mathsf{order}(\overset{\mathrm{ex}}{\to}, \mathsf{evts}(E)) \land (A. \mathsf{ppo}(E) \subseteq \overset{\mathrm{ex}}{\to}))$$

Let A be an architecture of our framework. We want to show that the validity of an execution on A corresponds to the definition above. This means that whenever an execution  $\stackrel{\text{ex}}{\to}$  is valid on A according to the definition above, we can build an execution witness (E,X) which is valid on A, such that  $\stackrel{\text{ex}}{\to}$  and (E,X) have the same events and the same communication relations. Conversely, from an execution (E,X) valid on A, we are able to build an execution  $\stackrel{\text{ex}}{\to}$  valid on A with the same events and communication relations. Formally, writing A with  $(\stackrel{\text{ex}}{\to})$  for the execution witness built from  $\stackrel{\text{ex}}{\to}$ , we would like to show that:

# Goal 1 (Equivalence of validity on A)

$$\forall EX, \ A. \ \mathsf{valid}(E, X) \Leftrightarrow \exists \overset{\mathrm{ex}}{\to}, \ A. \ \mathsf{native}(E, \overset{\mathrm{ex}}{\to}) \land A. \ \mathsf{wit}(\overset{\mathrm{ex}}{\to}) = X$$

#### 4.1.1 Building an Execution Witness From an Order

We consider two relations to be *compatible* when their union is acyclic. Consider an architecture A without barriers,  $i.e. \overset{\text{ab}_A}{\to} = \emptyset$ . The goal above means in particular that, for any event structure E, one can build an execution, associated with E and valid on A, from a total order  $\overset{\text{o}}{\to}$  on evts(E) compatible with A. ppo(E).

Consider e.g. the event structure  $(\{(a), (b), (c), (d)\}, \{(a) \xrightarrow{po} (b), (c) \xrightarrow{po} (d)\})$  associated with the program of Fig. 4.2(a). On SC we have  $(a) \xrightarrow{ppo} (b)$  and  $(c) \xrightarrow{ppo} (d)$ . Hence we can build a valid SC execution from the order  $(a) \xrightarrow{o} (b) \xrightarrow{o} (c) \xrightarrow{o} (d)$ , which is the one we give in Fig. 4.3. The first write in the order  $\xrightarrow{o}$  is (b), a write to y, which is immediately followed by the read (c) to y, hence we have  $(b) \xrightarrow{rf} (c)$ . There is no write preceding the read (a) from x, hence (a) reads from the initial state. Moreover, this initial write to x precedes the write (d) in  $\xrightarrow{ws}$ , hence  $(a) \xrightarrow{fr} (d)$ .

We need to build an execution witness from a given order  $\stackrel{\text{ex}}{\to}$ . In order to do so, we need to extract  $\stackrel{\text{rf}}{\to}$  and  $\stackrel{\text{ws}}{\to}$  from an order  $\stackrel{\text{ex}}{\to}$ . We write  $\mathsf{rf}(\stackrel{\text{ex}}{\to})$  (resp.  $\mathsf{ws}(\stackrel{\text{ex}}{\to})$ ) for the  $\stackrel{\text{rf}}{\to}$  (resp.  $\stackrel{\text{ws}}{\to}$ ) extracted from  $\stackrel{\text{ex}}{\to}$ . We have  $(x,y) \in \mathsf{rf}(\stackrel{\text{ex}}{\to})$  when



Figure 4.2: A program and a non-SC execution



Figure 4.3: An SC execution for the test of Fig. 4.2(a)

x is a write and y a read, both to the same location, such that x is a maximal previous write to this location before y in  $\stackrel{\text{ex}}{\to}$ . We have  $(x,y) \in \text{ws}(\stackrel{\text{ex}}{\to})$  when x and y are writes to the same location and  $x \stackrel{\text{ex}}{\to} y$ . Formally, writing  $\text{pw}(\stackrel{\text{ex}}{\to}, r)$  for the set of writes to the same location that precede the read event r in an order  $\stackrel{\text{ex}}{\to}$ , we extract our  $\stackrel{\text{rf}}{\to}$  and  $\stackrel{\text{ws}}{\to}$  relations from  $\stackrel{\text{ex}}{\to}$  as follows:

# Definition 36 (Extraction of $\stackrel{\mathrm{rf}}{\to}$ and $\stackrel{\mathrm{ws}}{\to}$ From an Order $\stackrel{\mathrm{ex}}{\to}$ )

$$\begin{array}{cccc} \mathsf{pw}(\stackrel{\mathrm{ex}}{\to},r) & \triangleq & \{w \mid \mathsf{loc}(w) = \mathsf{loc}(r) \land w \stackrel{\mathrm{ex}}{\to} r\} \\ & \mathsf{rf}(\stackrel{\mathrm{ex}}{\to}) & \triangleq & \{(w,r) \mid w = \max\limits_{\stackrel{\mathrm{ex}}{\to}} \left(\mathsf{pw}((\stackrel{\mathrm{ex}}{\to}),r)\right)\} \\ & \mathsf{ws}(\stackrel{\mathrm{ex}}{\to}) & \triangleq & \bigcup_{\ell} (\mathbb{W}_{\ell} \times \mathbb{W}_{\ell}) \cap \stackrel{\mathrm{ex}}{\to} \end{array}$$

We derive the from-read map as in Sec. 3.2.3:

# Definition 37 (Extracted $\stackrel{\text{fr}}{\rightarrow}$ )

$$(r,w) \in \operatorname{fr}(\stackrel{\operatorname{ex}}{\to}) \triangleq \exists w', (w',r) \in \operatorname{rf}(\stackrel{\operatorname{ex}}{\to}) \land (w',w) \in \operatorname{ws}(\stackrel{\operatorname{ex}}{\to})$$

We show that the extracted read-from maps  $\mathsf{rf}(\stackrel{\mathrm{ex}}{\to})$ , write serialisation  $\mathsf{ws}(\stackrel{\mathrm{ex}}{\to})$  and from-read maps  $\mathsf{fr}(\stackrel{\mathrm{ex}}{\to})$  are included in  $\stackrel{\mathrm{ex}}{\to}$ :

# Lemma 6 (Inclusion of Extracted Communication In $\stackrel{\text{ex}}{\rightarrow}$ )

$$\forall \overset{\mathrm{ex}}{\rightarrow}, \mathsf{rf}(\overset{\mathrm{ex}}{\rightarrow}) \subseteq \overset{\mathrm{ex}}{\rightarrow} \land \mathsf{ws}(\overset{\mathrm{ex}}{\rightarrow}) \subseteq \overset{\mathrm{ex}}{\rightarrow} \land \mathsf{fr}(\overset{\mathrm{ex}}{\rightarrow}) \subseteq \overset{\mathrm{ex}}{\rightarrow}$$

### Proof

- Inclusion of read-from maps: The read-from maps extracted from  $\stackrel{\text{ex}}{\to}$  are by definition in  $\stackrel{\text{ex}}{\to}$ .
- Inclusion of write serialisation: The write serialisation extracted from  $\stackrel{\text{ex}}{\to}$  is included in  $\stackrel{\text{ex}}{\to}$  since it is by definition built from an intersection with  $\stackrel{\text{ex}}{\to}$ .
- Inclusion of from-read maps: Consider two events x and y such that  $(x,y) \in \operatorname{fr}(\stackrel{\operatorname{ex}}{\to})$ . We want to show that  $x \stackrel{\operatorname{ex}}{\to} y$ . Since  $\stackrel{\operatorname{ex}}{\to}$  is a total order, we know that either  $x \stackrel{\operatorname{ex}}{\to} y$ , in which case we have the result, or  $y \stackrel{\operatorname{ex}}{\to} x$ . Suppose this last possibility, i.e.  $y \stackrel{\operatorname{ex}}{\to} x$ . We know that y is a write to x's location, since it is the target of a  $\stackrel{\operatorname{fr}}{\to}$  which source is x. Therefore, if  $y \stackrel{\operatorname{ex}}{\to} x$ , we know that y is a previous write to x in  $\stackrel{\operatorname{ex}}{\to}$ . Hence we have  $y \in \operatorname{pw}(\stackrel{\operatorname{ex}}{\to}, x)$ . Moreover, since  $(x,y) \in \operatorname{fr}(\stackrel{\operatorname{ex}}{\to})$ , we know by definition that there exists  $w_x$  such that  $(w_x,x) \in \operatorname{rf}(\stackrel{\operatorname{ex}}{\to})$  and  $(w_x,y) \in \operatorname{ws}(\stackrel{\operatorname{ex}}{\to})$ . Since  $\operatorname{ws}(\stackrel{\operatorname{ex}}{\to})$  is included in  $\stackrel{\operatorname{ex}}{\to}$ , we have  $w_x \stackrel{\operatorname{ex}}{\to} y$ . But by definition of  $\operatorname{rf}(\stackrel{\operatorname{ex}}{\to})$ , and since  $(w_x,x) \in \operatorname{rf}(\stackrel{\operatorname{ex}}{\to})$ ,  $w_x$  is the maximal previous write to x in  $\stackrel{\operatorname{ex}}{\to}$ . Since  $w_x \stackrel{\operatorname{ex}}{\to} y$  and y is also a previous write, this contradicts the maximality of  $w_x$ .

#### 4.1.2 Sketch of Proof

#### 4.1.2.1 From the native definition to ours

The extracted  $\stackrel{\text{rf}}{\to}$  and  $\stackrel{\text{ws}}{\to}$  are well formed in a finite execution, hence an execution witness built from these relations is well formed as well. If these  $\stackrel{\text{rf}}{\to}$  and  $\stackrel{\text{ws}}{\to}$  satisfy the uniproc and thin checks, then the execution witness built out of  $\stackrel{\text{ex}}{\to}$  is valid on a given architecture A.

We show that an extracted execution witness respects the uniproc check:

## Lemma 7 (Extracted Execution Witness Respects uniproc)

$$\begin{split} \forall A, \mathbb{E}, \overset{\text{po}}{\rightarrow}, \overset{\text{ex}}{\rightarrow}, X, \\ \text{total-order}(\overset{\text{ex}}{\rightarrow}, \mathbb{E}) \land X = A \text{. wit}(\overset{\text{ex}}{\rightarrow}) \land \\ \text{acyclic}(\overset{\text{ex}}{\rightarrow} \cup \overset{\text{po-loc}}{\rightarrow}) \Rightarrow \text{uniproc}(X) \end{split}$$

**Proof** We know by Lem. 29 (see App. A) that the uniproc check (Uni1) implies (Uni2), i.e.  $\forall xy, x \overset{\text{po-loc}}{\to} y \Rightarrow \neg (y \overset{\text{com}}{\to})^+ x$ ). Let us suppose as a contradiction two events x and y such that  $x \overset{\text{po-loc}}{\to} y$  and  $y \overset{\text{com}}{\to})^+ x$ :

- $if(y,x) \in \mathsf{rf}(\overset{\mathrm{ex}}{\to})$ , we have  $y \overset{\mathrm{ex}}{\to} x$  by Lem. 6. Therefore, since  $x \overset{\mathrm{po-loc}}{\to} y$ , we have a cycle in  $\overset{\mathrm{ex}}{\to} \cup \overset{\mathrm{po-loc}}{\to}$ , a contradiction.
- $if(y,x) \in ws(\stackrel{\text{ex}}{\to})$ , we have  $y \stackrel{\text{ex}}{\to} x$  by Lem. 6. Since  $x \stackrel{\text{po-loc}}{\to} y$ , we have a cycle  $in \stackrel{\text{ex}}{\to} \cup \stackrel{\text{po-loc}}{\to}$ , a contradiction.
- if  $(y,x) \in \mathsf{fr}(\stackrel{\mathrm{ex}}{\to})$ , there exists  $w_y$  such that  $(w_y,y) \in \mathsf{rf}(\stackrel{\mathrm{ex}}{\to})$  and  $(w_y,x) \in \mathsf{ws}(\stackrel{\mathrm{ex}}{\to})$ . Therefore x is a previous write to y's location that occurs after  $w_y$  in  $\stackrel{\mathrm{ws}}{\to}$  thus in  $\stackrel{\mathrm{ex}}{\to}$ . This contradicts  $(w_y,y) \in \mathsf{rf}(\stackrel{\mathrm{ex}}{\to})$ , i.e. the maximality of  $w_y$  in the set of previous writes to y.
- if  $y \xrightarrow{\text{ws}}$ ;  $\xrightarrow{\text{rf}} x$ , there exists  $w_x$  such that  $y \xrightarrow{\text{ws}} w_x \xrightarrow{\text{rf}} x$ . Since  $w_x \xrightarrow{\text{rf}} x$ , we have  $w_x \xrightarrow{\text{ex}} x$  by Lem. 6. By the same lemma, we have  $y \xrightarrow{\text{ex}} w_x$ . Hence we have a cycle in  $\xrightarrow{\text{ex}} \cup \xrightarrow{\text{po-loc}} : y \xrightarrow{\text{ex}} w_x \xrightarrow{\text{ex}} x \xrightarrow{\text{po-loc}} y$ , a contradiction.
- if  $y \xrightarrow{\operatorname{fr}} : \xrightarrow{\operatorname{rf}} x$ , there exists  $w_x$  such that  $y \xrightarrow{\operatorname{fr}} w_x \xrightarrow{\operatorname{rf}} x$ . Since  $w_x \xrightarrow{\operatorname{rf}} x$ , we have  $w_x \xrightarrow{\operatorname{ex}} x$  by Lem. 6. By the same lemma, we have  $y \xrightarrow{\operatorname{ex}} w_x$ . Hence we have a cycle in  $\xrightarrow{\operatorname{ex}} \cup \xrightarrow{\operatorname{po-loc}} : y \xrightarrow{\operatorname{ex}} w_x \xrightarrow{\operatorname{ex}} x \xrightarrow{\operatorname{po-loc}} y$ , a contradiction.

# Lemma 8 (Validity of Extracted Execution Witness)

$$\begin{split} \forall A, \mathbb{E}, \overset{\text{po}}{\rightarrow}, \overset{\text{ex}}{\rightarrow}, \overset{\text{dp}}{\rightarrow}, X, \\ \text{total-order}(\overset{\text{ex}}{\rightarrow}, \mathbb{E}) \land X = A \text{. wit}(\overset{\text{ex}}{\rightarrow}) \land \\ \text{acyclic}(\overset{\text{ex}}{\rightarrow} \cup \overset{\text{po-loc}}{\rightarrow}) \land \text{acyclic}(\text{rf}(\overset{\text{ex}}{\rightarrow}) \cup \overset{\text{dp}}{\rightarrow}) \land \\ \text{acyclic}(\overset{\text{ex}}{\rightarrow} \cup \overset{\text{ppo}_A}{\rightarrow}) \Rightarrow A \text{. valid}(X) \end{split}$$

**Proof** By Sec. 3.4.3, X is valid on A if X is well formed, respects the uniproc and thin checks, and A. ghb(X) is acyclic.

- Well-formedness:  $\mathsf{rf}(\stackrel{\mathrm{ex}}{\to})$  and  $\mathsf{ws}(\stackrel{\mathrm{ex}}{\to})$  are trivially well formed, hence  $X = (\mathbb{E}, \stackrel{\mathrm{po}}{\to}, \mathsf{rf}(\stackrel{\mathrm{ex}}{\to}), \mathsf{ws}(\stackrel{\mathrm{ex}}{\to}))$  is well formed as well.
- Uniproc: we want to show that X respects the uniproc check. Since we know by hypothesis that  $\operatorname{acyclic}(\stackrel{\operatorname{ex}}{\to} \cup \stackrel{\operatorname{po-loc}}{\to})$ , Lem. 6 applies directly.
- Thin: we want to show that X respects the thin check, i.e. that  $\operatorname{acyclic}(\operatorname{rf}(\stackrel{\operatorname{ex}}{\to}) \cup \stackrel{\operatorname{dp}}{\to})$ . This is trivial by hypothesis.
- Acyclicity of  $\overset{\text{ghb}}{\Rightarrow}$ : we want to show that A.  $\mathsf{ghb}(X)$  is acyclic. We have by definition that  $\mathsf{ghb}(X) = (\mathsf{grf}(\overset{\circ}{\rightarrow}) \cup \mathsf{ws}(\overset{\circ}{\rightarrow}) \cup \mathsf{fr}(\overset{\circ}{\rightarrow}) \cup \overset{\mathsf{ppo}}{\Rightarrow})$ . Moreover, we know that  $\mathsf{grf}(\overset{\circ}{\rightarrow})$ ,  $\mathsf{ws}(\overset{\circ}{\rightarrow})$  and  $\mathsf{fr}(\overset{\circ}{\rightarrow})$  are included in  $\overset{\circ}{\rightarrow}$  by Lem. 6, therefore we have  $\mathsf{ghb}(X) \subseteq \overset{\circ}{\rightarrow} \cup \overset{\mathsf{ppo}}{\rightarrow}$ . By hypothesis, we know that  $\mathsf{acyclic}(\overset{\circ}{\rightarrow} \cup \overset{\mathsf{ppo}}{\rightarrow})$ . Since A.  $\mathsf{ghb}(X)$  is included in this relation, this entails its acyclicity.  $\square$

This is enough to show that the native validity entails our definition of validity, for a given architecture A.

## 4.1.2.2 From our implementation to the native one

Conversely, to show that one of our execution witnesses corresponds to an execution of the native model, we build an order which satisfies the axioms of the native model. This order will typically be the  $\stackrel{\text{ghb}}{\rightarrow}$  of our execution witness, or more precisely a linear extension of it, so as to build a total order. Formally, we want to show:

#### Lemma 9 (From A to its native definition)

 $\forall EX, A. \mathsf{valid}(E, X) \Rightarrow \exists \stackrel{\mathrm{ex}}{\rightarrow}, A. \mathsf{native}(E, \stackrel{\mathrm{ex}}{\rightarrow}) \land A. \mathsf{wit}(\stackrel{\mathrm{ex}}{\rightarrow}) = X$ 

**Proof** From (E,X) being valid on A, we have  $\operatorname{acyclic}(A.\operatorname{ghb}(E,X))$ . Therefore any linear extension  $\stackrel{\operatorname{ex}}{\to}$  of  $A.\operatorname{ghb}(E,X)$  is a total order on  $\mathbb E$  which contains  $A.\operatorname{ppo}(E)$ , since by definition  $\stackrel{\operatorname{ppo}}{\to}$  is included in  $\stackrel{\operatorname{ghb}}{\to}$ . Hence  $\stackrel{\operatorname{ex}}{\to}$  is a total order on the events of (E,X) which contains  $\stackrel{\operatorname{ppo}}{\to}$ . Thus  $\stackrel{\operatorname{ex}}{\to}$  is such that  $A.\operatorname{native}(E,\stackrel{\operatorname{ex}}{\to})$ .

Let us show that A. wit $(\stackrel{\text{ex}}{\rightarrow}) = X$ , i.e. ws $(\stackrel{\text{ex}}{\rightarrow}) = \text{ws}(X)$  and rf $(\stackrel{\text{ex}}{\rightarrow}) = \text{rf}(X)$ .

- Equality of write serialisations: by definition, we know that  $ws(\stackrel{ex}{\rightarrow})$  is equal to  $\bigcup_{\ell}(\mathbb{W}_{\ell} \times \mathbb{W}_{\ell}) \cap \stackrel{ex}{\rightarrow}$ , which also corresponds to the definition of ws(X) (see Sec. 3.2.2).
- Equality of read-from maps:
  - $\operatorname{rf}(\stackrel{\operatorname{ex}}{\to}) \subseteq \operatorname{rf}(X)$ : consider two events x and y such that  $(x,y) \in \operatorname{rf}(\stackrel{\operatorname{ex}}{\to})$ . We want to show that  $(x,y) \in \operatorname{rf}(X)$ . By definition of  $\operatorname{rf}(X)$  being well formed (see Sec. 3.2.1), we know there exists a unique  $w_y$  such that  $(w_y,y) \in \operatorname{rf}(X)$ . We want to show that  $x=w_y$ . Suppose as a contradiction that  $x \neq w_y$ , in this case we have either  $(x,w_y) \in \operatorname{ws}(X)$  or  $(w_y,x) \in \operatorname{ws}(X)$ .
    - \* Suppose  $(x, w_y) \in \mathsf{ws}(X)$ . Since  $(w_y, y) \in \mathsf{rf}(X)$ , we know that  $w_y$  is a previous write to y in  $\overset{\mathrm{ex}}{\to} \cup \overset{\mathrm{po}}{\to}$ . Indeed if  $(w_y, y) \in \mathsf{rfe}(X)$ , then  $(w_y, y) \in \mathsf{ghb}(X)$ , hence  $w_y \overset{\mathrm{ex}}{\to} y$ . Otherwise  $w_y \overset{\mathrm{po}}{\to} y$ . Since

| Function                                                                                       | Comment                      |  |  |
|------------------------------------------------------------------------------------------------|------------------------------|--|--|
| $\overline{\mathrm{MM} \triangleq \lambda(E, X). ((\mathbb{M} \times \mathbb{M}) \cap po(X))}$ | two memory events in pro-    |  |  |
|                                                                                                | gram order                   |  |  |
| $\mathrm{RM} \triangleq \lambda(E, X). ((\mathbb{R} \times \mathbb{M}) \cap po(X))$            | a read followed by a memory  |  |  |
|                                                                                                | event in program order       |  |  |
| $WW \triangleq \lambda(E, X). ((\mathbb{W} \times \mathbb{W}) \cap po(X))$                     | two writes in program order  |  |  |
| $MW \triangleq \lambda(E, X). ((\mathbb{M} \times \mathbb{W}) \cap po(X))$                     | a memory event followed by a |  |  |
|                                                                                                | write in program order       |  |  |

Figure 4.4: Notations to Extract Pairs From  $\stackrel{\text{po}}{\rightarrow}$ 

- $(x, w_y) \in \mathsf{ws}(X)$ , we know  $(x, w_y) \in \mathsf{ghb}(X)$ , hence  $x \xrightarrow{\mathrm{ex}} w_y$ . Hence  $w_y$  contradicts the maximality of x in the set of previous writes to  $y \ w.r.t. \xrightarrow{\mathrm{ex}}$ .
- \* Suppose  $(w_y, x) \in ws(X)$ . In this case, we have  $(y, x) \in fr(X)$ , hence  $in \xrightarrow{ex} since \xrightarrow{fr} is included in \xrightarrow{ghb}, which \xrightarrow{ex} linearly extends.$ Moreover, we know that  $(x, y) \in rf(\xrightarrow{ex})$ , hence  $(x, y) \in \xrightarrow{ex}$ . Thus, we have a cycle  $in \xrightarrow{ex}$ , a contradiction.
- $\operatorname{rf}(X) \subseteq \operatorname{rf}(\stackrel{\operatorname{ex}}{\to})$ : consider two events x and y such that  $(x,y) \in \operatorname{rf}(X)$ . We want to show that  $(x,y) \in \operatorname{rf}(\stackrel{\operatorname{ex}}{\to})$ , i.e. that x is a previous write to y in  $\stackrel{\operatorname{ex}}{\to}$ , and is maximal in this set  $w.r.t. \stackrel{\operatorname{ex}}{\to}$ .
  - \* Previous write: x is a write to y's location since they are in  $\mathsf{rf}(X)$ . Suppose by contradiction that  $y \stackrel{\mathrm{ex}}{\to} x$ . In this case, we have  $(y, x) \in \mathsf{fr}(X)$ , hence a cycle in  $\mathsf{rf}(X) \cup \mathsf{fr}(X)$ , a contradiction.
  - \* Maximality: As a contradiction, suppose that x is not a maximal previous write to y w.r.t.  $\stackrel{\text{ex}}{\to}$ . In this case, there exists a write  $w_y$  to y, such that  $x \stackrel{\text{ex}}{\to} w_y \stackrel{\text{ex}}{\to} y$ . Since  $x \stackrel{\text{ex}}{\to} w_y$  and they are both writes to the same location, we have  $(x, w_y) \in \text{ws}(X)$ . In this case, we have  $(y, w_y) \in \text{fr}(X)$ . We also know that  $w_y \stackrel{\text{ex}}{\to} y$ . Since  $\stackrel{\text{ex}}{\to}$  is a linear extension of ghb(X) in which is included fr(X), we have  $y \stackrel{\text{ex}}{\to} w_y$ . Hence we have a cycle in  $\stackrel{\text{ex}}{\to}$ , a contradiction.

# 4.2 A Hierarchy of Classical Models

We write  $\mathsf{po}(E)$  (resp.  $\mathsf{dp}(E,X)$ ,  $\mathsf{rf}(X)$ ,  $\mathsf{rf}(X)$ ) for the function extracting the  $\overset{\mathsf{po}}{\to}$  (resp.  $\overset{\mathsf{dp}}{\to}$ ,  $\overset{\mathsf{rf}}{\to}$ ,  $\overset{\mathsf{rfe}}{\to}$ ) relation from (E,X). We define notations to extract pairs of memory events from the program order in Fig. 4.4. For example, WW represents the function which extracts the write-write pairs in the program order of an execution. We write  $W_{\ell}W_{\ell}$  when the writes have the same location  $\ell$ .

We give in Fig. 4.5 a table summarising the implementation of these models in our framework. Note that all of these models consider the stores

| Name  | Arch                                                                                                | Sec.    |
|-------|-----------------------------------------------------------------------------------------------------|---------|
| SC    | $(\mathrm{MM},rf,\lambda(E,X).\emptyset)$                                                           | 4.2.1   |
| TSO   | $(\lambda(E,X). (\mathrm{RM}(E,X) \cup \mathrm{WW}(E,X)), rfe, \lambda(E,X).\emptyset)$             | 4.2.2.2 |
| PSO   | $(\lambda(E,X).\mathrm{RM}(E,X),rfe,\lambda(E,X).\emptyset)$                                        | 4.2.2.3 |
| RMO   | $(\lambda(E,X)\operatorname{.dp}(E,X),\operatorname{rfe},\lambda(E,X).\emptyset)$                   | 4.2.2.4 |
| Alpha | $(\lambda(E,X).(\bigcup_{\ell}\mathrm{R}_{\ell}\mathrm{R}_{\ell}(E,X)),rfe,\lambda(E,X).\emptyset)$ | 4.2.3   |

Figure 4.5: Summary of Models

to be atomic. We will see an example of model relaxing the store atomicity with the Power model presented in Chap. 8.

# 4.2.1 Sequential Consistency (SC)

SC has been defined in [Lam79] as follows:

[...] the result of any execution is the same as if the operations of all the processors were executed in some sequential order, and the operations of each individual processor appear in this sequence in the order specified by its program.

#### 4.2.1.1 Definition

SC allows no reordering of events ( $\stackrel{ppo}{\rightarrow}$  equals  $\stackrel{po}{\rightarrow}$  on memory events) and makes writes available to all processors as soon as they are issued ( $\stackrel{rf}{\rightarrow}$  is global). Thus, there is no need for barriers, and any architecture definable in our framework is weaker than SC:

# Definition 38 (Sequential Consistency)

$$SC \triangleq (MM, rf, \lambda(E, X).\emptyset)$$

#### 4.2.1.2 Characterisation

The following criterion characterises, as in Sec. 3.5, valid SC executions on any architecture:

# Definition 39 (SC Check)

$$A\,\ldotp\, \mathrm{check}_{SC}(E,X) = \mathrm{acyclic}(\overset{\mathrm{com}}{\to} \cup \overset{\mathrm{po}}{\to})$$

Indeed we show that, given an architecture A weaker than SC, any execution X valid on A satisfying this criterion is valid on SC:

# Corollary 1 (SC Characterisation)

$$\forall A, (A \leq SC) \Rightarrow \\ (\forall EX, A \text{ . valid}(E, X) \land A \text{ . check}_{SC}(E, X) \Leftrightarrow SC \text{ . valid}(E, X))$$

#### Proof

$$\Rightarrow \ As \stackrel{\mathrm{po}}{\to} \cup \stackrel{\mathrm{com}}{\to} = \mathit{SC} \ . \ \mathsf{ghb}(E,X), \ this \ is \ a \ direct \ consequence \ of \ Thm. \ 2.$$

$$\Leftarrow$$
 As  $A \leq SC$ , this is a direct consequence of Thm. 1.

# 4.2.1.3 Equivalence With the Native One

In [Lam79], a SC execution is a total order  $\stackrel{\text{ex}}{\rightarrow}$  which includes the program order:

$$SC$$
.  $\mathsf{native}(\overset{\mathrm{ex}}{\to}) \triangleq \mathsf{total}\text{-}\mathsf{order}(\overset{\mathrm{ex}}{\to}, \mathbb{E}) \land \overset{\mathrm{po}}{\to} \subseteq \overset{\mathrm{ex}}{\to}$ 

The implicit execution model of [Lam79] states that a read r takes its value from the most recent write that precedes it in  $\xrightarrow{\text{ex}}$ . Hence we extract  $\xrightarrow{\text{rf}}$  and  $\xrightarrow{\text{ws}}$  from  $\xrightarrow{\text{ex}}$  following Sec. 4.1, and build one of our execution witnesses from  $\xrightarrow{\text{ex}}$ :

$$SC.\mathsf{wit}(\overset{\mathrm{ex}}{ o}) \triangleq (\mathbb{E},\overset{\mathrm{po}}{ o},\mathsf{rf}(\overset{\mathrm{ex}}{ o}),\mathsf{ws}(\overset{\mathrm{ex}}{ o}))$$

Finally, we show, following the proof given in Sec. 4.1.2, that each execution witness built as above corresponds to a valid execution in our SC model:

Theorem 3 (SC Is SC)

$$\forall EX, \ SC \ . \ \mathsf{valid}(E,X) \Leftrightarrow \exists \stackrel{\mathrm{ex}}{\to}, \ SC \ . \ \mathsf{native}(\stackrel{\mathrm{ex}}{\to}) \land SC \ . \ \mathsf{wit}(\stackrel{\mathrm{ex}}{\to}) = X$$

# 4.2.2 The Sparc Hierarchy

We present here the definitions of Sun's TSO, PSO and RMO. We will see in Sec. 10.3.3.2 how we indeed show that TSO can be obtained by PSO by barriers placement, and similarly PSO can be obtained from RMO, as specified in the Sparc documentation [spa94a, V9].

#### 4.2.2.1 The Value Axiom

The execution model of the Sparc architectures is provided by the *Value* axiom of [spa94a], which states that a read ( $L_a$  for Sparc) reads from the most recent write ( $S_a$ ) before  $L_a$  in the global ordering relation ( $\leq$ ) or in the program order (;):

$$Val(L_a) = Val(\max_{\leq} \{S_a \mid S_a \leq L_a \vee S_a; L_a\})$$

The Value axiom of [spa94a, V8; App. K; p.283]

[...] states that the value of a data load is the value written by the most recent store to that location. Two terms combine to define the most recent store. The first corresponds to stores by other processors, while the second corresponds to stores by the processor that issued the load.

This means that a  $\xrightarrow{rf}$  relation occurs in the global order relation if and only if it is a  $\xrightarrow{rf}$  between two events from distinct processors. Therefore, we deduce that for each of the Sparc architecture, the external  $\xrightarrow{rf}$  are global, and the internal  $\xrightarrow{rf}$  are not.

# 4.2.2.2 Total Store Order (TSO)

**Definition** TSO allows two relaxations [AG95]: write to read program order, and read own write early. The write to read program order relaxation means that TSO's preserved program order includes all pairs but the storeload ones. The read own write early relaxation means TSO's internal readfrom maps are not global, which is also expressed by the Value axiom. We elide here the barriers semantics:

# Definition 40 ( $TSO^{\epsilon}$ )

$$\begin{array}{ll} ppo_{TSO} \triangleq & (\lambda(E,X).\left(\mathrm{RM}(E,X) \cup \mathrm{WW}(E,X)\right) \\ TSO^{\epsilon} & \triangleq & (ppo_{TSO},\mathsf{rfe},\lambda(E,X).\emptyset) \end{array}$$

Characterisation Sec. 3.5 shows that the following criterion characterises valid executions (w.r.t. any  $A \leq TSO$ ) that would be valid on  $TSO^{\epsilon}$ , e.g. in Fig. 3.1:

#### Definition 41 (TSO Check)

$$A. \operatorname{check}_{TSO}(X) = \operatorname{acyclic}(\overset{\operatorname{ws}}{\to} \cup \overset{\operatorname{fr}}{\to} \cup \overset{\operatorname{rfe}}{\to} \cup \overset{\operatorname{ppo-tso}}{\to})$$

Indeed we show that, given an architecture A weaker than TSO, any execution X valid on A satisfying this criterion is valid on TSO:

#### Corollary 2 (TSO Characterisation)

$$\forall A, (A \leq TSO) \Rightarrow \\ (\forall EX, A \text{ . valid}(E, X) \land A \text{ . check}_{TSO}(E, X) \Leftrightarrow TSO \text{ . valid}(E, X))$$

#### Proof

- $\Rightarrow As \stackrel{\text{ppo-tso}}{\rightarrow} \cup \stackrel{\text{hb-tso}}{\rightarrow} = TSO.\ \text{ghb}(E,X),\ this\ is\ a\ direct\ consequence\ of\ Thm.\ 2.$
- $\Leftarrow$  As  $A \leq TSO$ , this is a direct consequence of Thm. 1.

**Equivalence With the Native One** Sparc [spa94a, V. 8, Appendix K] formally defines a TSO execution axioms. We formulate<sup>1</sup> those axioms as follows:

$$\begin{array}{ccc} \mathsf{ptso}(\overset{\mathrm{ex}}{\to}) & \triangleq & \mathsf{partial\text{-}order}(\overset{\mathrm{ex}}{\to}, \mathbb{E}) \land \mathbb{RM} \subseteq \overset{\mathrm{ex}}{\to} \land \mathbb{WW} \subseteq \overset{\mathrm{ex}}{\to} \land \\ \exists \overset{\mathrm{tso}}{\to}, \overset{\mathrm{tso}}{\to} \subseteq \overset{\mathrm{ex}}{\to} \land \mathsf{total\text{-}order}(\overset{\mathrm{tso}}{\to}, \mathbb{W}) \end{array}$$

Finally, we show, following the proof given in Sec. 4.1.2, that a partial order  $\stackrel{\text{ex}}{\to}$  satisfying the axioms of Sun's TSO's specification corresponds to a valid execution in our TSO model:

Theorem 4 (TSO Is TSO)

$$\forall EX, TSO^{\epsilon}$$
.  $\mathsf{valid}(E, X) \Leftrightarrow \exists \xrightarrow{\mathrm{ex}}, \mathsf{ptso}(\xrightarrow{\mathrm{ex}}) \land TSO$ .  $\mathsf{wit}(\xrightarrow{\mathrm{ex}}) = X$ 

# 4.2.2.3 Partial Store Order (PSO)

**Definition** PSO maintains only the write-write pairs to the same location and all read-read and read-write pairs [spa94a]. However, there is no need to specify the write-write pairs to the same location in PSO's preserved program order. Indeed, according to Sec. 3.4.1.2, we know that two writes in program order to the same location are in  $\stackrel{\text{ws}}{\to}$ . We know, by hypothesis of our framework, that  $\stackrel{\text{ws}}{\to}$  is always global. Hence, there is no need to specify write-write pairs to the same location in PSO's preserved program order, since we know that they are preserved globally (*i.e.* in  $\stackrel{\text{ghb}}{\to}$ ) by the uniproc check. As the *Value* axiom holds for PSO as well, PSO's external  $\stackrel{\text{rf}}{\to}$  are global whereas its internal  $\stackrel{\text{rf}}{\to}$  are not:

Definition 42 ( $PSO^{\epsilon}$ )

$$\begin{array}{l} ppo_{PSO} \, \triangleq \, \lambda(E,X) \,.\, \mathrm{RM}(E,X) \\ PSO^{\epsilon} \, \triangleq \, \left( ppo_{PSO}, \mathsf{rfe}, \lambda(E,X) \,. \, \emptyset \right) \end{array}$$

Characterisation Sec. 3.5 shows that the following criterion characterises valid executions (w.r.t. any  $A \leq PSO$ ) that would be valid on  $PSO^{\epsilon}$ , e.g. in Fig. 3.1:

Definition 43 (PSO Check)

$$A.\,\mathsf{check}_{PSO}(E,X) = \mathsf{acyclic}(\overset{\mathrm{ws}}{\to} \cup \overset{\mathrm{fr}}{\to} \cup \overset{\mathrm{rfe}}{\to} \cup \overset{\mathrm{ppo-pso}}{\to})$$

Indeed we show that, given an architecture A weaker than PSO, any execution (E, X) valid on A satisfying this criterion is valid on PSO:

<sup>&</sup>lt;sup>1</sup>We omit the axioms *Atomicity* and *Termination*.

#### Corollary 3 (PSO Characterisation)

$$\forall A, (A \leq PSO) \Rightarrow \\ (\forall EX, A \text{ . valid}(E, X) \land A \text{ . check}_{PSO}(E, X) \Leftrightarrow PSO \text{ . valid}(E, X))$$

#### Proof

$$\Rightarrow$$
  $As \stackrel{\text{ppo-tso}}{\rightarrow} \cup \stackrel{\text{hb-pso}}{\rightarrow} = PSO$ . ghb $(E,X)$ , this is a direct consequence of Thm. 2.

$$\Leftarrow$$
 As  $A \leq PSO$ , this is a direct consequence of Thm. 1.

Equivalence With the Native One Sparc [spa94a, V. 8, Appendix K] formally defines a PSO execution as a partial order  $\stackrel{\text{ex}}{\rightarrow}$  on memory events constrained by some axioms. We formulate those as follows:

$$\mathsf{ppso}(\overset{ex}{\to}) \quad \triangleq \quad \mathsf{partial\text{-}order}(\overset{ex}{\to}, \mathbb{E}) \land \left(\mathbb{RM} \cup \bigcup_{\ell} \mathbb{W}_{\ell} \mathbb{M}_{\ell}\right) \subseteq \overset{ex}{\to}$$

We define Sun PSO's definition of a valid execution as follows, since the *Value* axiom holds for PSO as well:

$$PSO.\ \mathsf{wit}(\overset{\mathrm{ex}}{\to}) \triangleq (\mathbb{E},\overset{\mathrm{po}}{\to},\mathsf{rf}(\overset{\mathrm{ex}}{\to}\cup\overset{\mathrm{po}}{\to}),\mathsf{ws}(\overset{\mathrm{ex}}{\to}))$$

We show, following the proof given in Sec. 4.1.2, that any partial order  $\stackrel{\text{ex}}{\rightarrow}$  satisfying Sun PSO's specification corresponds to a valid execution of our PSO model:

#### Theorem 5 (PSO Is PSO)

$$\forall EX, PSO^{\epsilon}$$
.  $\mathsf{valid}(E, X) \Leftrightarrow \exists \xrightarrow{\mathrm{ex}}, \mathsf{ppso}(\xrightarrow{\mathrm{ex}}) \land PSO$ .  $\mathsf{wit}(\xrightarrow{\mathrm{ex}}) = X$ 

#### 4.2.2.4 Relaxed Memory Order (RMO)

**Definition** RMO preserves the program order between the write-write and read-write pairs to the same location, and the read-read and read-write pairs in dependency [spa94a]. However, there is no need to specify the write-write and read-write pairs to the same location in RMO's preserved program order, as exposed in Sec. 3.4.1.2. Indeed, the write-write pairs to the same location are in  $\stackrel{\text{ws}}{\rightarrow}$ , hence in  $\stackrel{\text{ghb}}{\rightarrow}$ . Moreover, by the same reasoning, the read-write pairs to the same location are in  $\stackrel{\text{fr}}{\rightarrow}$ , hence in  $\stackrel{\text{ghb}}{\rightarrow}$ .

The *Value* axiom holds for RMO as well. Hence we have (writing dp(E, X) for the pairs in dependency in an execution (E, X)):

# Definition 44 $(RMO^{\epsilon})$

$$\begin{array}{ll} ppo_{RMO} \triangleq \lambda(E,X).\operatorname{dp}(E,X) \\ RMO^{\epsilon} \triangleq (ppo_{RMO},\operatorname{rfe},\lambda(E,X).\emptyset) \end{array}$$

Characterisation Sec. 3.5 shows that the following criterion characterises valid executions  $(w.r.t. \text{ any } A \leq RMO)$  that would be valid on  $RMO^{\epsilon}$ , e.g. in Fig. 3.1:

# Definition 45 (RMO Check)

A. check<sub>RMO</sub>
$$(E, X) = \operatorname{acyclic}(\stackrel{\text{ws}}{\rightarrow} \cup \stackrel{\text{fr}}{\rightarrow} \cup \stackrel{\text{rfe}}{\rightarrow} \cup \stackrel{\text{ppo-rmo}}{\rightarrow})$$

Indeed we show that, given an architecture A weaker than RMO, any execution (E, X) valid on A satisfying this criterion is valid on RMO:

# Corollary 4 (RMO Characterisation)

$$\forall A, (A \leq RMO) \Rightarrow \\ (\forall EX, A \text{. } \mathsf{valid}(E, X) \land A \text{. } \mathsf{check}_{\mathsf{RMO}}(E, X) \Leftrightarrow RMO \text{. } \mathsf{valid}(E, X))$$

#### Proof

- $\Rightarrow As \stackrel{\text{ppo-rmo}}{\rightarrow} \cup \stackrel{\text{hb-rmo}}{\rightarrow} = RMO. \text{ ghb}(E,X), \text{ this is a consequence of Thm. 2.}$
- $\Leftarrow$  As  $A \leq RMO$ , this is a consequence of Thm. 1.

Equivalence With the Native One Sparc [spa94a, V. 8, Appendix K] formally defines a RMO execution as a partial order  $\stackrel{\text{ex}}{\rightarrow}$  on memory events constrained by some axioms:

$$\mathsf{prmo}(\overset{ex}{\to}) \ \triangleq \ \mathsf{partial\text{-}order}(\overset{ex}{\to}, \mathbb{E}) \wedge (\overset{dp}{\to} \cup \bigcup_{\ell} \mathbb{M}_{\ell} \mathbb{W}_{\ell}) \subseteq \overset{ex}{\to}$$

We define Sun RMO's definition of a valid execution as follows, since the *Value* axiom holds for RMO as well:

$$\mathrm{RMO.}\,\,\mathsf{wit}(\overset{\mathrm{ex}}{\to})\ \triangleq\ (\mathbb{E},\overset{\mathrm{po}}{\to},\mathsf{rf}(\overset{\mathrm{ex}}{\to}\cup\overset{\mathrm{po}}{\to}),\mathsf{ws}(\overset{\mathrm{ex}}{\to}))$$

We show, following the proof given in Sec. 4.1.2, that any partial order  $\stackrel{\text{ex}}{\to}$  satisfying Sun RMO's specification corresponds to a valid execution of our RMO model:

# Theorem 6 (RMO Is RMO)

$$\forall EX, RMO^{\epsilon} \text{. } \mathsf{valid}(E, X) \Leftrightarrow \exists \overset{\mathrm{ex}}{\to}, \mathsf{prmo}(\overset{\mathrm{ex}}{\to}) \land RMO \text{. } \mathsf{wit}(\overset{\mathrm{ex}}{\to}) = X$$

#### 4.2.3 Alpha

#### 4.2.3.1 Definition

Alpha maintains the write-write, read-read and read-write pairs to the same location [alp02]. We exposed in Sec. 3.4.1.2 why there is no need to include the write-write pairs to the same location in  $\stackrel{\text{ppo}}{\rightarrow}$  (they are in  $\stackrel{\text{ws}}{\rightarrow}$  thus in  $\stackrel{\text{ghb}}{\rightarrow}$  by

uniproc), and why the read-write pairs to the same location are exempted as well (they are in  $\stackrel{fr}{\rightarrow}$  thus in  $\stackrel{ghb}{\rightarrow}$  by uniproc). However, we do need to specify the read-read pairs to the same location in Alpha's preserved program order, because such a relation may not be global, if not specified in the  $\stackrel{ppo}{\rightarrow}$ . Hence we have. Moreover, Alpha specifies, for every read, the write from which it reads as the last one either:

- in processor issue sequence, i.e. our program order, or
- in the *BEFORE* order, which corresponds to our global happens-before order.

Thus, similarly to the Sun models, external  $\xrightarrow{\mathrm{rf}}$  are global whereas internal are not:

Definition 46  $(Alpha^{\epsilon})$ 

$$\begin{array}{l} ppo_{Alpha} \triangleq \lambda(E,X) . (\bigcup_{\ell} \mathrm{R}_{\ell} \mathrm{R}_{\ell}(E,X)) \\ Alpha^{\epsilon} \triangleq (ppo_{Alpha}, \mathsf{rfe}, \lambda(E,X) . \emptyset) \end{array}$$

#### 4.2.3.2 Characterisation

Sec. 3.5 shows the following criterion characterises valid executions (w.r.t. any  $A \leq Alpha$ ) that would be valid on  $Alpha^{\epsilon}$ , e.g. in Fig. 3.1:

## Definition 47 (Alpha Check)

$$A.\ \mathsf{check}_{Alpha}(E,X) = \mathsf{acyclic}(\overset{\mathrm{ws}}{\to} \cup \overset{\mathrm{fr}}{\to} \cup \overset{\mathrm{ppo-alpha}}{\to})$$

Indeed we show that this criterion characterises valid executions that are valid w.r.t.  $Alpha^{\epsilon}$  on any  $A \leq Alpha$ :

# Corollary 5 (Alpha Characterisation)

$$\forall A, (A \leq Alpha) \Rightarrow \\ (\forall EX, A \text{ . valid}(E, X) \land A \text{ . check}_{Alpha}(E, X) \Leftrightarrow Alpha \text{ . valid}(E, X))$$

#### Proof

- $\Rightarrow$  This is a direct consequence of Thm. 2.
- $\Leftarrow$  As  $A \leq Alpha$ , this is a direct consequence of Thm. 1.

# 4.2.3.3 Equivalence With the Native One

Alpha [alp02] formally defines an Alpha execution as a partial order  $\stackrel{\text{ex}}{\rightarrow}$  on memory events constrained by some axioms. We formulate those axioms as follows:

$$\begin{array}{ccc} \mathsf{palpha}(\overset{ex}{\to}) & \triangleq & \mathsf{partial\text{-}order}(\overset{ex}{\to}, \mathbb{E}) \wedge (\bigcup_{\ell} \mathbb{R}_{\ell} \mathbb{M}_{\ell} \cup \bigcup_{\ell} \mathbb{W}_{\ell} \mathbb{W}_{\ell}) \subseteq \overset{ex}{\to} \wedge \\ & \mathsf{acyclic}(\mathsf{rf}(\overset{ex}{\to}) \cup \mathsf{dp}(\overset{ex}{\to})) \end{array}$$



Figure 4.6: Load-Load Hasard Example

Since Alpha's definition of read-from map corresponds to the Sparc one, we extract the  $\stackrel{\rm rf}{\rightarrow}$  from an Alpha execution as we did for the Sparc hierarchy, and define a valid Alpha execution as follows:

$$Alpha.\ \mathsf{wit}(\overset{\mathrm{ex}}{\to}) \quad \triangleq \quad (\mathbb{E},\overset{\mathrm{po}}{\to},\mathsf{rf}(\overset{\mathrm{ex}}{\to}\cup\overset{\mathrm{po}}{\to}),\mathsf{ws}(\overset{\mathrm{ex}}{\to}))$$

Finally, we show, following the proof given in Sec. 4.1.2, that any partial order  $\stackrel{\text{ex}}{\rightarrow}$  satisfying Alpha's axioms corresponds to a valid execution in our Alpha model:

#### Theorem 7 (Alpha Is Alpha)

$$\forall EX, Alpha^{\epsilon}. \mathsf{valid}(E, X) \Leftrightarrow \exists \xrightarrow{\mathrm{ex}}, \mathsf{palpha}(\xrightarrow{\mathrm{ex}}) \land Alpha. \mathsf{wit}(\xrightarrow{\mathrm{ex}}) = X$$

# 4.2.4 RMO and Alpha Are Incomparable

#### 4.2.4.1 Load-Load Hasard

We exposed in Sec. 3.4.1.3 that RMO authorises load-load hasard, where two reads on the same processor from the same location can be reordered. As an illustration, we explained why the example of Fig. 3.10(a) can exhibit its outcome on a RMO machine. We recall this example in Fig. 4.6.

However, Alpha includes read-read pairs to the same location in its preserved program order, as exposed in Sec. 4.2.3. Therefore the read-read pair  $(b) \stackrel{\text{po}}{\to} (c)$  to the same location on  $P_0$  is included in Alpha's preserved program order. Moreover, we know that the external read-from maps are global on Alpha, hence the  $\stackrel{\text{rf}}{\to}$  relation  $(d) \stackrel{\text{rf}}{\to} (b)$  is global as well. Hence the execution (E, X) depicted in Fig. 3.10(b) exhibits a cycle in Alpha. ghb(E, X):  $(b) \stackrel{\text{ppo}}{\to} (c) \stackrel{\text{fr}}{\to} (d) \stackrel{\text{rfe}}{\to} (b)$ , which forbids this execution.

Hence, RMO authorises load-load hasard whereas Alpha does not.

| iriw                                   |                         |                      |                        |  |
|----------------------------------------|-------------------------|----------------------|------------------------|--|
| $P_0$                                  | $P_1$                   | $P_2$                | $P_3$                  |  |
| $(a)$ r1 $\leftarrow$ x                | $(c)$ r2 $\leftarrow$ y | $(e) x \leftarrow 1$ | $(f)$ y $\leftarrow$ 2 |  |
| $(b)\mathtt{r2} \leftarrow \mathtt{y}$ | $(d)$ r1 $\leftarrow$ x |                      |                        |  |

Observed? 0:r1=1; 0:r2=0; 1:r2=2; 1:r1=0;

Figure 4.7: The **iriw** Example



Figure 4.8: An non-SC execution of **iriw** 

# 4.2.4.2 Iriw With Dependencies

Consider now the **iriw** (for Independent Reads of Independent Writes) example given in Fig. 4.7, and suppose that there is a dependency between the pairs of reads on  $P_0$  and  $P_1$ , i.e.  $(a) \stackrel{\text{dp}}{\rightarrow} (b)$  and  $(c) \stackrel{\text{dp}}{\rightarrow} (d)$ . We can enforce these pairs to be in dependency by adding for example a logical operation between them, such as a **xor** operating on the registers of the load instructions associated to the read events.

The specified outcome may be revealed by an execution such as the one we depict in Fig. 4.8. Suppose that each location and register initially hold 0. If r1 holds 1 on  $P_0$  in the end, the read (a) has read its value from the write (e) on  $P_2$ , hence  $(e) \stackrel{\text{rf}}{\rightarrow} (a)$ . On the contrary, if r2 holds 0 in the end, the read (b) has read its value from the initial state, thus before the write (f) on  $P_3$ , hence  $(b) \stackrel{\text{fr}}{\rightarrow} (f)$ . Similarly, we have  $(f) \stackrel{\text{rf}}{\rightarrow} (c)$  from r2 holding 1 on  $P_1$ , and  $(d) \stackrel{\text{fr}}{\rightarrow} (e)$  from r1 holding 0 on  $P_1$ . Hence, if the specified outcome is observed, it ensures that at least one execution of the test contains the cycle depicted in Fig. 4.8:

$$(a) \stackrel{\mathrm{dp}}{\to} (b) \stackrel{\mathrm{fr}}{\to} (f) \stackrel{\mathrm{rfe}}{\to} (c) \stackrel{\mathrm{dp}}{\to} (d) \stackrel{\mathrm{fr}}{\to} (e) \stackrel{\mathrm{rf}}{\to} (a)$$

This cycle is not global on Alpha whereas it is on RMO. This means that the associated execution is authorised on Alpha whereas it is forbidden on RMO. Indeed on RMO, the pairs in dependency are included in the preserved

program order, hence the pairs  $(a) \stackrel{\mathrm{dp}}{\to} (b)$  and  $(c) \stackrel{\mathrm{dp}}{\to} (d)$  are included in  $\stackrel{\mathrm{ppo}}{\to}$ , hence in  $\stackrel{\mathrm{ghb}}{\to}$ . Moreover, the external read-from maps are global on RMO (see Sec. 4.2.2.4), and  $\stackrel{\mathrm{fr}}{\to}$  is always global. However on Alpha, these pairs are not preserved globally, therefore this execution is authorised.

Hence, Alpha authorises  $\mathbf{iriw}$  with dependencies whereas RMO does not.

# Chapter 5

# Related Work

We present here three kinds of related work. In Sec. 5.1 we present several generic weak memory models. In Sec. 5.2, we examine related work according to the view of memory they use, either global-time like in our framework, or using a per-processor *view order*. Finally, in Sec. 5.3 and Sec. 5.5, we present related work according to their style, either axiomatic like us, *operational*, or specifications of weak memory models as *program transformations*.

# 5.1 Generic Models

The work that is the closest to ours is probably W. Collier's [Col92]. He presents several abstract models in terms of the relaxations (w.r.t. SC) they allow. However he does not address the store atomicity relaxation.

- S. Adve and K. Gharachorloo's tutorial gives a categorisation of memory models, in which they give intuition about the relaxations in terms of the actual hardware, i.e. store buffers and cache lines. By contrast, we chose to abstract from the implementation.
- S. Adve [Adv93] and K. Gharachorloo [Gha95] both present in their thesis a generic framework. S. Adve's work focuses on the notion of data race freeness, and defines and studies models which enforce the data race freeness guarantee. We choose to examine this property on top of our framework, and see which conditions enforce this guarantee for its instances, instead of building a model with a hard-wired data race free guarantee. K. Gharachorloo's work focuses on the implementation and performance of several weak memory models. We choose to give an abstract view of the memory, because we want to provide a model in which the programmer does not have to care about the minute details of the implementation—which are often secret—to write correct programs.

Finally, the Nemos [YGLS04] framework covers a broad range of models including Itanium as the most substantial example. Itanium [ita02] is

rather different from the models we presented, or from the Power model we present in Chap. 8; we do not know whether our framework could handle such a model or whether a satisfactory Power model could be expressed in Nemos. Indeed, Itanium uses several events per instruction, whereas we represent instructions by only one memory event. Moreover, Itanium's model specifies the semantics not only of stores, loads and fences, but also of load-acquire and store-release instructions. By contrast, we chose to specify the semantics of more atomic constructions, and build the semantics of derived constructions on top of them, as we will see in Chap. 10.

# 5.2 Global-Time vs. View Orders

We can distinguish weak memory models according to the view of memory they present. Such models are either in terms of a global time line in which the memory events are embedded, or provide one view order per processor.

Most of the documentations that provide a formal model, e.g. Alpha [alp02] and Sun [spa94a], are in terms of a global time line. We believe this provides a usable model to the programmer, because it abstracts from the implementation's details. Moreover such a model allows the vendor to provide a formal and usable model without revealing the secrets of the implementation.

Some memory models are in terms of view orders, e.g. [AAS03] and the Power documentation [pow09]. A. Adir et al. 's work focuses on the PowerPC model, and presents numerous axioms describing a pre-cumulativity (pre Power 4) version of Power. We find such models difficult to understand, because they provide several axioms, often without clear intuition.

# 5.3 Axiomatic vs. Operational

Formal models roughly fall into two classes: operational models and axiomatic models. Operational models, e.g. [BPa, YGL, HKV98], are abstractions of actual machines composed of idealised hardware components such as queues. They seem appealingly intuitive and offer a relatively direct path to simulation, at least in principle. However, they require a precise knowledge of the implementation of the hardware.

Axiomatic models focus on the segregation of allowed and forbidden behaviours, usually by constraining various order relations on memory accesses; they are well adapted for model exploration, as we do in Chap. 7. Several of the most formal vendor specifications have been in this style [alp02, spa94a, ita02].

# 5.4 Characterisation of Behaviours

The characterisation we propose in Thm. 2 is simple, since it is merely an acyclicity check of the global happens-before relation. This check is already known for SC [LHH91], and recent verification tools use it for architectures with store buffer relaxation [HVM $^+$ , BMa]. We believe our work could help extending these methodologies to models relaxing store atomicity.

# 5.5 Memory Models As Program Transformations

Another style of weak memory models' specification has recently emerged, e.g. in S. Burckhardt et al. 's work [BMS] or R. Ferreira et al. 's [FFS]. This line of research specifies weak memory models as program transformations. Instead of specifiying a transition system as in an operational style, rewriting rules apply to the program as a whole, to represent the effect of the memory model on this program's behaviour. Although this approach addresses only a limited store atomicity relaxation, S. Burckhardt et al. 's work has an elegant flavour of testing semantics and realisability, as we shall develop in Chap. 14.

# Part III Testing Weak Memory Models

A program running on a multiprocessor behaves w.r.t. the memory model of the architecture. But, as we know, some public documentations [int07, pow09] lack formal definitions of these models. Hence we rely on intensive testing,  $via\ litmus$  tests, to design and study such models. A litmus test is a small program in pseudo or assembly code, specifying an initial state and a condition on the final state. Running such a test on a given machine and checking whether the final condition is verified or not may reveal relaxations of the architecture of the machine.

We first give an overview of the relaxations we studied in the Power architecture, and their syntax. Then, we present in Chap. 7 the tool we wrote to systematise and automatise the production of litmus tests, in Power or x86 assembly. We present in Chap. 8 the way we used this tool and applied our testing methodology to produce a model for the Power architecture [pow09], which we also detail in the same chapter.

# Chapter 6

# Relaxations

We want to do model exploration: for a given machine—or set of machines—agreeing with a certain architecture, we want to be able, by testing, to highlight the parameters (w.r.t. the framework presented in Chap. 3) that this machine displays. Thus, we need to be able to test whether the relations  $\stackrel{\text{ppo}}{\to}$  or  $\stackrel{\text{rf}}{\to}$  are global or not on this machine. More precisely, we want to determine which subrelation of the program order  $\stackrel{\text{po}}{\to}$  is global: this will form the preserved program order  $\stackrel{\text{ppo}}{\to}$  of the machine we test. Similarly, we want to determine which subrelation of the read-from map  $\stackrel{\text{rf}}{\to}$  is global.

We call any sequence of the relations defined in Chap. 3 a candidate relaxation. We detail below the syntax of the candidate relaxations we use. We consider a given candidate relaxation to be relaxed, or non-global, when we observe it to be exhibited on a machine. On the contrary, safe or global candidate relaxations are the candidate relaxations guaranteed, e.g. by the documentation, never to be exhibited. In our framework, global candidate relaxations are included in  $\stackrel{\text{ghb}}{\rightarrow}$ , and non-global ones are not.

# 6.1 A Brief Glance at the Power Documentation

The Power documentation [pow09] states several particularities. We detail them in the following section by presenting excerpts from the documentation. The words added by myself for clarity are between brackets, e.g. [Led Zeppelin]. The words erased for brevity or irrelevance are represented as dots between brackets, i.e. [...]. In particular, as we focus on giving a Power model for basic user mode, we do not consider any situation where the memory is Guarded, or Caching Inhibited [pow09, p. 657].

#### 6.1.1 Axioms of Our Model

We highlight here some excerpts of the documentation that can be interpreted as a confirmation of some of the hypotheses of our model (see

#### 6.1.1.1 Coherence

The memory is coherent [pow09, p. 657, 1st col, last §]:

Memory coherence refers to the ordering of stores to a single location. Atomic stores to a given location are coherent if they are serialized in some order, and no processor or mechanism is able to observe any subset of those stores as occurring in a conflicting order.

Hence, we conclude that the write serialisation as described in Sec. 3.2.2 actually exists, and is indeed global, as we supposed in Sec. 3.3.1.

# 6.1.1.2 Uniprocessor

The sequential execution model is defined as follows [pow09, p. 29, 1st col, last  $\S$ ]:

The model of program execution in which the processor appears to execute one instruction at a time, completing each instruction before beginning to execute the next instruction is called the "sequential execution model".

Our uniproc axiom may be related to this excerpt [pow09, p. 661, 2nd col, penultimate §]:

Because the storage model is weakly consistent, the sequential execution model as applied to instructions that cause storage accesses guarantees only that those accesses appear to be performed in program order with respect to the processor executing the instructions.

We believe that this excerpt means that the sequential execution model actually ensures a guarantee similar to uniproc, and nothing more: in particular, one should not consider the uniproc check as a global check, since the excerpt explicitly states that this guarantee only holds for the particular processor that issued the accesses.

## 6.1.2 Store Buffering

Power allows store buffering [pow09, p. 661, 1st col, 1st bullet]:

If a Load instruction specifies the same storage location as a preceding Store instruction [...], the load may be satisfied from a "store queue" (a buffer into which the processor places stored values before presenting them to the storage sub-system), and not be visible to other processors and mechanisms.

From this we can deduce that internal read-from maps are not global in Power. Since there is no mention of the external ones, we suppose that they are relaxed, which our experiment confirmed (see Sec. 8.1).

#### 6.1.3 Load-Load Pairs

# 6.1.3.1 Data Dependencies

The load-load pairs related by a data dependency are preserved in the program order [pow09, p. 660, 1st col, last bullet]:

If a Load instruction depends on the value returned by a preceding Load instruction (because the value is used to compute the effective address specified by the second Load), the corresponding storage accesses are performed in program order with respect to any processor or mechanism [...]. This applies even if the dependency has no effect on program logic (e.g., the value returned by the first Load is ANDed with zero and then added to the effective address specified by the second Load).

We consider indeed that the dependency over values described in this excerpt is a data dependency, as described in Sec. 6.2.4.1.

## 6.1.3.2 Semantics of the isync Barrier

The isync barrier, in conjunction with a branch instruction such as bne, forms a load-load barrier [pow09, p. 661, 1st col, 2nd §]:

[...] if an isync follows a conditional Branch instruction that depends on the value returned by a preceding Load instruction, the load on which the Branch depends is performed before any loads caused by instructions following the isync. This applies even if the effects of the "dependency" are independent of the value loaded (e.g., the value is compared to itself and the Branch tests the EQ bit in the selected CR field), and even if the branch target is the sequentially next instruction.

Since isync is not mentioned to be cumulative, we consider it non-cumulative.

#### 6.1.4 Load-Store Pairs

#### 6.1.4.1 Data Dependencies

The load-store pairs related by a data dependency are preserved in the program order [pow09, p. 661, 1st col, 1st §]:

[...] if a Store instruction depends on the value returned by a preceding Load instruction (because the value returned by the Load is used to compute either the effective address specified by the Store or the value to be stored), the corresponding storage accesses are performed in program order.

We consider indeed that the dependency over values described in this excerpt is a data dependency, as described in Sec. 6.2.4.1.

## 6.1.4.2 Control Dependencies

The load-store pairs related by a control dependency are preserved in the program order [pow09, p. 661, 1st col, 1st §]:

The same [as above, Sec. 6.1.4.1] applies if whether the Store instruction is executed depends on a conditional Branch instruction that in turn depends on the value returned by a preceding Load instruction.

We consider indeed that the dependency over branches described in this excerpt is a control dependency, as described in Sec. 6.2.4.2.

#### 6.1.5 Barriers

# 6.1.5.1 Ordering Induced by a Barrier

Plain Ordering is defined as follows [pow09, p. 660, 2nd col, 1st bullet]:

When a processor (P1) executes a Synchronize [sync] [...] instruction a memory barrier is created, which orders applicable storage accesses pairwise, as follows. Let A be a set of storage accesses that includes all storage accesses associated with instructions preceding the barrier-creating instruction, and let B be a set of storage accesses that includes all storage accesses associated with instructions following the barrier-creating instruction. For each applicable pair  $a_ib_j$  of storage accesses such that  $a_i$  is in A and  $b_j$  is in B, the memory barrier ensures that  $a_i$  will be performed with respect to any processor or mechanism [...], before  $b_j$  is performed with respect to that processor or mechanism.

We consider here that "preceding" is w.r.t. program order. Hence a barrier orders certain pairs of accesses (the applicable ones): if two instructions  $i_1$  and  $i_2$  on the same processor are separated by a barrier in program order, then the associated events  $m_1$  and  $m_2$ , if they form an applicable pair, will be globally ordered according to the program order.

Cumulativity is defined as follows [pow09, p. 660, 2nd col, penultimate §]:

The ordering done by a memory barrier is said to be "cumulative" if it also orders storage accesses that are performed by processors and mechanisms other than P1, as follows.

- A includes all applicable storage accesses by any such processor or mechanism that have been performed with respect to P1 before the memory barrier is created.
- B includes all applicable storage accesses by any such processor or mechanism that are performed after a [sentinel] Load instruction executed by that processor or mechanism has returned the value stored by a store that is in B.

We took some liberty with this definition, as we shall see in Sec. 8.2.2.3. In particular, we did not formalise the notion of being "performed with respect to", either a processor or all processors. We did not take into account the notion of *sentinel load* for the B group either.

Yet, we took this excerpt as a source of inspiration for our definition of cumulativity. For group A, we consider the events that are in  $\stackrel{\text{rf}}{\rightarrow}$  with an event preceding the barrier in program order. For group B, we consider the events that are in  $\stackrel{\text{rf}}{\rightarrow}$  with an event following the barrier in program order. Thus, we consider a barrier to be A-cumulative when it imposes a global ordering to the chains  $w \stackrel{\text{rf}}{\rightarrow} m_1 \stackrel{\text{po}}{\rightarrow} m_2$ , provided that the barrier separates the instructions associated to  $m_1$  and  $m_2$  in program order. Similarly, we consider a barrier to be B-cumulative when it imposes a global ordering to the chains  $m_1 \stackrel{\text{po}}{\rightarrow} m_2 \stackrel{\text{rf}}{\rightarrow} r$ , provided the barrier separates the instructions associated to  $m_1$  and  $m_2$  in program order. We formalise these notions in Sec. 10.3.3.

# 6.1.5.2 The sync barrier

The sync barrier preserves all pairs in the program order [pow09, p. 700, 1st col, L=0 case]:

The memory barrier [sync] provides an ordering function for the storage accesses associated with all instructions that are executed by the processor executing the sync instruction. The applicable pairs are all pairs  $a_ib_j$  in which  $b_j$  is a data access [...].

Or again, more clearly [pow09, p. 700, 2nd col, 1st bullet]:

Executing the [sync] instruction ensures that all instructions preceding the sync instruction have completed before the sync instruction completes, and that no subsequent instructions are initiated until after the sync instruction completes.

Hence, we consider that if two instructions  $i_1$  and  $i_2$  are separated by a **sync** in program order, this imposes a global ordering between the associated events  $m_1$  and  $m_2$  according to the program order, regardless of the directions of  $m_1$  and  $m_2$ .

Moreover, the sync barrier is cumulative [pow09, p.700, 1st col, last line]:

The ordering done by the memory barrier [sync] is cumulative

That is, more precisely [pow09, p. 700, 2nd col, 3rd bullet]:

The memory barrier [sync] provides the additional ordering function such that if a given instruction that is the result of a store in set B is executed, all applicable storage accesses in set A have been performed with respect to the processor executing the instruction to the extent required by the associated memory coherence properties. The cumulative properties of the barrier apply to the execution of the given instruction as they would to a load that returned a value that was the result of a store in set B.

We drift away from this definition and prefer to consider that **sync** is Aand B-cumulative in the sense we expose in Sec. 6.1.5.1, regardless of any direction of the events involved. We will see in Chap. 8 that our intensive testing did not contradict our liberal definition.

#### 6.1.5.3 The lwsync barrier

The lwsync barrier preserves all pairs in the program order, except the store-load ones [pow09, p. 700, 1st col, L=1 case]:

The memory barrier [lwsync] provides an ordering function for the storage accesses caused by [...] instructions that are executed by the processor executing the [lw]sync instruction [...]. The applicable pairs are all pairs  $a_ib_j$  of such accesses except those in which  $a_i$  is an access caused by as Store [...] and  $b_j$  is an access caused by a Load instruction.

Hence, we consider that if two instructions  $i_1$  and  $i_2$  are separated by a lwsync in program order, this imposes a global ordering between the associated events  $m_1$  and  $m_2$  according to the program order, provided that  $(m_1, m_2)$  does not belong to  $\mathbb{W} \times \mathbb{R}$ .

Moreover, the lwsync barrier is cumulative, except from stores to loads:

The ordering done by the memory barrier [lwsync] is cumulative.

Once again, we drift away from this definition and prefer to consider that lwsync is A- and B-cumulative in the sense we expose in Sec. 6.1.5.1, provided that  $(e_1,e_2)$  does not belong to  $\mathbb{W} \times \mathbb{R}$ , where  $e_1$  is the beginning of the chain  $\xrightarrow{\mathrm{rf}}$ ;  $\xrightarrow{\mathrm{po}}$  (resp.  $\xrightarrow{\mathrm{po}}$ ;  $\xrightarrow{\mathrm{rf}}$ ) and  $e_2$  its end.

| Candidate Relaxation | Comment                                 |
|----------------------|-----------------------------------------|
| Rfi                  | a write followed by a read from the     |
|                      | same location in program order          |
| Rfe                  | a write and a read from the same lo-    |
|                      | cation on distinct processors           |
| Wsi                  | a write followed by a write to the same |
|                      | location in program order               |
| Wse                  | two writes to the same location on dis- |
|                      | tinct processors                        |
| Fri                  | a read followed by a write to the same  |
|                      | location in program order               |
| Fre                  | a read and a write to the same location |
|                      | on distinct processors                  |

Figure 6.1: Table of Communication Candidate Relaxations

# 6.2 Candidate Relaxations

We present here the syntax of candidate relaxations, and how we implement a given candidate relaxation, in the light of the excerpts we presented above.

#### 6.2.1 Communication Candidate Relaxations

We call communication candidate relaxations the candidate relaxations associated to the subrelations of  $\stackrel{\text{com}}{\rightarrow}$ ,  $i.e. \stackrel{\text{rf}}{\rightarrow}$ ,  $\stackrel{\text{fr}}{\rightarrow}$  and  $\stackrel{\text{ws}}{\rightarrow}$ . We give a table of their syntax in Fig. 6.1.

We implement an internal communication candidate relaxation (i.e. Rfi, Wsi, Fri) with two instructions to the same location in the program order, with the appropriate directions. For example, Rfi corresponds to a write followed in  $\stackrel{\text{po}}{\rightarrow}$  by a read to the same location, hence is implemented by a store followed by a load on the same processor and to the same location.

We implement an external communication candidate relaxation (i.e. Rfe, Wse, Fre) with two instructions to the same location on distinct processors, with the appropriate direction. For example, Fre corresponds to a read preceding (in  $\stackrel{\text{ghb}}{\rightarrow}$ ) a write to the same location but from a distinct processor, hence is implemented by a load and a store to the same location but on distinct processors.

# 6.2.2 Program Order Candidate Relaxations

We call program order candidate relaxations each relation between two events in the program order. Program order candidate relaxations have the following syntax:

$$Po(s \mid d)(R \mid W)(R \mid W)$$

| Candidate Relaxation   | Comment                                  |  |
|------------------------|------------------------------------------|--|
| PosRR                  | two reads in program order, to the       |  |
|                        | same location                            |  |
| PodRR                  | two reads in program order, to distinct  |  |
|                        | locations                                |  |
| PosRW                  | a read followed by a write to the same   |  |
|                        | location in program order                |  |
| PodRW                  | a read followed by a write to a differ-  |  |
|                        | ent location in program order            |  |
| PosWW                  | two writes to the same location in pro-  |  |
|                        | gram order                               |  |
| $\operatorname{PodWW}$ | two writes to distinct locations in pro- |  |
|                        | gram order                               |  |
| PosWR                  | a write followed by a read from the      |  |
|                        | same location in program order           |  |
| PodWR                  | a write followed by a read from a dif-   |  |
|                        | ferent location in program order         |  |

Figure 6.2: Table Of Program Order Candidate Relaxations

#### where:

- s (resp. d) indicates that the two events are relative to the same (resp. different) location(s);
- R (resp. W) indicates an event to be a read (resp. a write).

We give in Fig. 6.2 a table summarising their syntax. By uniproc, we know that PosWW and PosRW correspond to Wsi and Fri respectively.

We implement a program order candidate relaxation by generating two memory instructions following one another on the same processor, according to the specified directions (store for W and load for R), with the same location if s is specified and distinct locations if d is specified.

#### 6.2.3 Barriers Candidate Relaxations

We specify the presence of a fence instruction with Fenced candidate relaxations, similar to Po candidate relaxations, except that a fence instruction is inserted. We have the following syntax for these candidate relaxations:

$$Fenced(s \mid d)(R \mid W)(R \mid W)$$

The inserted fence is by default the stronger fence provided by the architecture, *i.e.* mfence for x86 and sync for Power.

Barriers can also be specified by using specific names. More precisely, we have MFence for x86, while on Power we have Sync and LwSync. For

example, in order to yield two reads (RR) to different locations (d) and separated by the lightweight Power barrier lwsync, we specify LwSyncdRR. This may lead e.g. to the following code:

- (1) lwz r1,0(r2)
- (2) lwsync
- (3) lwz r3,0(r4)

The instructions lwz r1,0(r2) at line (1) and lwz r3,0(r4) at line (3) are reads from distinct locations, separated by a lwsync barrier, at line (2).

# 6.2.4 Dependencies Candidate Relaxations

We distinguish the dependencies candidate relaxations between data and control dependencies.

## 6.2.4.1 Data Dependencies

These candidate relaxations have the following syntax:

$$Dp(s \mid d)(R \mid W)$$

where:

- s (resp. d) indicates that the two events are relative to the same (resp. different) location(s);
- R (resp. W) indicates that the target event is a read (resp. a write);

We do not need to specify the direction of the source event, since it is always a read by definition (see Sec. 3.4.1.3).

We implement a data dependency with a false dependency that operates on the address of the target memory access. See for instance the following code:

- (1) lwz r1,0(r2)
- (2) xor r3,r1,r1
- (3) stwx r4,r3,r5

The instructions lwz r1,0(r2) at line (1) and stwx r4,r3,r5 at line (3) correspond to a DpdW candidate relaxation. They are indeed in data dependency, as they are separated by xor r3,r1,r1 at line (2). Hence the address of the indexed store stwx r4,r3,r5 depends on the content of the index register r3, which itself depends on the content of r1. The dependency is a false one, since the content of r3 always is zero, regardless of the contents of r1.

## 6.2.4.2 Control Dependencies

These candidate relaxations have the following syntax:

$$Ctrl(s \mid d)(R \mid W)$$

A control dependency is implemented with:

- a useless compare and branch sequence when the target is a write;
- a useless compare and branch sequence followed (for PowerPC) by an isync instruction when the target is a read.

Consider for example the following PowerPC assembly code:

- (1) lwz r1,0(r5)
- (2) cmpwi r1,0
- (3) bne L0
- (4) stw r2,0(r6)

LO:

Suppose that the register r5 initially holds the address x, and the register r6 the address y. The instructions lwz r1,0(r5) at line (1) and stw r2,0(r6) at line (4) correspond to a CtrldW candidate relaxation. Indeed, the first one is a read and the second one a write. They are to distinct locations, and in control dependency, since they are separated by a compare and branch sequence, composed of cmpwi r1,0 at line (2) and bne l0 at line (3).

In both cases, we assume that dependencies are not erased by the assembler or the hardware, as the result of an optimisation.

# 6.2.5 Composite Candidate Relaxations

We call *composite candidate relaxations* any sequence of candidate relaxations. Their syntax is as follows (with  $r_1$  and  $r_2$  being candidate relaxations):

$$[r_1, r_2, \dots]$$

We use composite candidate relaxations to specify e.g. cumulativity candidate relaxations. For example, we write ACSyncsRR for an A-cumulativity candidate relaxation for two reads to the same location separated in program order by a sync barrier. We specify this candidate relaxation by the composite candidate relaxation [Rfe, SyncsRR]. Similarly, we write BCLwSyncdWR for a B-cumulativity candidate relaxation for a read event followed by a write to a different location, separated in program order by a lwsync. We specify this candidate relaxation by the composite candidate relaxation [LwSyncdWR, Rfe].

# 6.3 A Preliminary Power Model

Our rather liberal interpretation of the documentation led us to a first informal Power model. We considered all the examples exposed in the documentation as guarantees: e.g. we considered that the Power architecture preserves globally the read-read pairs in program order, as long as there is a data dependency between them (see Sec. 6.1.3.1).

We summarise this informal model in Fig. 6.3, where:

- an underscore \_ depicts all the possibilities: e.g. Ws\_ stands for both Wsi and Wse, and Dp\_R for both DpdR and DpsR;
- "a pair" means a pair of events in program order;
- "a pair separated by [something]" means the events are in program order, and there is [something] between them in program order;
- unless otherwise stated, the relation is valid regardless of the directions and locations of the events;
- $m_1 \stackrel{\text{sync}}{\to} m_2$  (resp.  $m_1 \stackrel{\text{lwsync}}{\to} m_2$ ) means the instructions  $i_1$  and  $i_2$  associated to the events  $m_1$  and  $m_2$  are separated in program order by a sync (resp. lwsync) barrier (we formalise this notion in Sec. 8.2.1.3, see infra).

From a communication perspective, Power allows store buffering and relaxes the atomicity of stores. From a preserved program order point of view, Power preserves only the read-read and read-write pairs in dependency, whether data or control. From a barrier point of view, Power features cumulative barriers. Such barriers are a way to compensate for the lack of store atomicity, as we will see in Sec. 10.3.3.

We explain how we tested this model in the next two chapters.

| Candidate Relaxation                              | Comment                                                                                                                                              | Ref. in [pow09]                 |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Ws_                                               | write serialisation                                                                                                                                  | p. 657, 1st col,<br>last §      |
| Fr_                                               | from-read map                                                                                                                                        | p. 661, 2nd col, penultimate §  |
| PosRW (= Fri)                                     | any load-store pair to<br>the same location                                                                                                          | p. 661, 2nd col, penultimate §  |
| PosWW (= Wsi)                                     | any write-write pair to<br>the same location                                                                                                         | p. 657, 1st col,<br>last §      |
| Dp_R                                              | any load-load pair in<br>data dependency                                                                                                             | p. 660, 1st col,<br>last bullet |
| Dp_W                                              | any load-store pair in<br>data dependency                                                                                                            | p. 661, 1st col,<br>1st §       |
| Ctrl_R                                            | any load-load pair sep-<br>arated by a compare<br>and branch sequence<br>followed by an isync                                                        | p. 661, 1st col,<br>2nd §       |
| Ctrl_W                                            | any load-store pair<br>separated by a com-<br>pare and branch<br>sequence                                                                            | p. 661, 1st col,<br>1st §       |
| Sync                                              | any pair separated by a sync                                                                                                                         | p. 700, 2nd col, 1st bullet     |
| LwSync_ $d_1d_2$<br>w. $(d_1, d_2) \neq (W, R)$   | any load-load, load-<br>store or store-store<br>pair separated by a<br>lwsync                                                                        | p. 700, 1st col,<br>L=1 case    |
| ACSync                                            | $m_1 \stackrel{\text{rfe}}{\to} m_2 \stackrel{\text{sync}}{\to} m_3$                                                                                 | p. 700, 1st col,<br>last line   |
| BCSync                                            | $m_1 \stackrel{\text{sync}}{\to} m_2 \stackrel{\text{rfe}}{\to} m_3$                                                                                 | p. 700, 1st col,<br>last line   |
| ACLwSync_ $d_1d_2$<br>w. $(d_1, d_2) \neq (R, R)$ | $\begin{array}{ccc} m_1 \stackrel{\text{rfe}}{\to} m_2 \stackrel{\text{lwsync}}{\to} m_3, \\ \text{with } m_3 \notin \mathbb{R} \end{array}$         | p. 700, 1st col,<br>last line   |
| BCLwSync_ $d_1d_2$<br>w. $(d_1, d_2) \neq (W, W)$ | $\begin{array}{cccc} m_1 \stackrel{\text{lwsync}}{\to} & m_2 \stackrel{\text{rfe}}{\to} & m_3, \\ \text{with } m_1 \not\in \mathbb{W} & \end{array}$ | p. 700, 1st col,<br>last line   |

Figure 6.3: Safe Candidate Relaxations According to the Documentation

# Chapter 7

# Diy, A Testing Tool



We present our diy (do it yourself) tool, which computes litmus tests in x86 or Power assembly code by generating violations of SC, i.e. cycles in  $\stackrel{\text{com}}{\to} \cup \stackrel{\text{po}}{\to}$ . A diy tutorial is available at http://diy.inria.fr.

# 7.1 Litmus Tests

We use litmus tests throughout this document to highlight which behaviours are allowed and which are forbidden on a given architecture.

## 7.1.1 Highlighting Relaxations

A given test may exhibit its specified outcome for several different reasons. Consider for example the test of Fig. 7.1. We already discussed in Sec. 4.2.4.2 why the outcome of this test may be exhibited. We recall the reasoning here. The specified outcome may be revealed by an execution such as the one we depict in Fig. 7.2. Suppose that each location and register initially hold 0. If r1 holds 1 on  $P_0$  in the end, the read (a) has read its value from the write (e) on  $P_2$ , hence  $(e) \stackrel{\text{rf}}{\rightarrow} (a)$ . On the contrary, if r2 holds 0 in the end, the read (b) has read its value from the initial state, thus before the write (f) on  $P_3$ , hence  $(b) \stackrel{\text{fr}}{\rightarrow} (f)$ . Similarly, we have  $(f) \stackrel{\text{rf}}{\rightarrow} (c)$  from r2 holding 1 on  $P_1$ , and  $(d) \stackrel{\text{fr}}{\rightarrow} (e)$  from r1 holding 0 on  $P_1$ . Hence, if the specified outcome is observed, it ensures that at least one execution of the test contains the cycle depicted in Fig. 7.2, written here in terms of the candidate relaxations presented in Chap. 6:

$$(a) \stackrel{\mathrm{PodRR}}{\longrightarrow} (b) \stackrel{\mathrm{Fre}}{\longrightarrow} (f) \stackrel{\mathrm{Rfe}}{\longrightarrow} (c) \stackrel{\mathrm{PodRR}}{\longrightarrow} (d) \stackrel{\mathrm{Fre}}{\longrightarrow} (e) \stackrel{\mathrm{Rfe}}{\longrightarrow} (a)$$

The outcome may be exhibited for two reasons: either the external  $\xrightarrow{\text{rf}}$  are not global on the machine running the test, or the read-read pairs  $((a) \xrightarrow{\text{po}} (b) \text{ on } P_0 \text{ and } (c) \xrightarrow{\text{po}} (d) \text{ on } P_1)$  are not preserved in the program order. Therefore, when running this test, we cannot decide which weakness of the memory model is responsible for the outcome to be exhibited.

#### 7.1.2 Exercising One Relaxation at a Time

So as to make the analysis of the testing results feasible, we focus on tests which exercise a unique weakness of the memory model at a time. Hence, if the outcome of a given test is exhibited, we know that the feature we tested is used by the machine on which we ran the test.

For example, suppose that we modify the test of Fig. 7.1 and impose dependencies between the pairs of reads on  $P_0$  and  $P_1$ , so that these dependencies are global, e.g. by being included in  $\stackrel{\text{ppo}}{\rightarrow}$ . We give in Fig. 7.5 the **iriw** test, written in PowerPC assembly, and modified to impose such global

| iriw                                   |                         |                      |                        |  |
|----------------------------------------|-------------------------|----------------------|------------------------|--|
| $P_0$                                  | $P_1$                   | $P_2$                | $P_3$                  |  |
| $(a)$ r1 $\leftarrow$ x                | $(c)$ r2 $\leftarrow$ y | $(e) x \leftarrow 1$ | $(f)$ y $\leftarrow$ 2 |  |
| $(b)\mathtt{r2} \leftarrow \mathtt{y}$ | $(d)$ r1 $\leftarrow$ x |                      |                        |  |

Observed? 0:r1=1; 0:r2=0; 1:r2=2; 1:r1=0;

Figure 7.1: Study of **iriw** 



Figure 7.2: A non-SC execution of **iriw** 

dependencies to the pairs of reads. In order to do so, we use a **xor** between the loads (a) and (b) on  $P_0$  and (c) and (d) on  $P_1$ . Hence (a) is in data dependency with (b), and so is (c) with (d).

In this case the only reason why the specified outcome may arise is the non-globality of external read-from maps. Hence, the test of Fig. 7.5 is significant to check whether an architecture relaxes the atomicity of stores.

# 7.2 Cycles as Specifications of Litmus Tests

We want to be able to generate such significant tests, automatically and systematically. We noticed that the interesting behaviours of a litmus test can be characterised by cycles formed of the relations of our model.

#### 7.2.1 Automatic Test Generation

For example, as we exposed above, the outcome of Fig. 7.1 leads to the  $\stackrel{\text{com}}{\to}$   $\cup \stackrel{\text{po}}{\to}$  cycle depicted in Fig. 7.2. Conversely, the **iriw** test of Fig. 7.1 can be built from the sequence  $\stackrel{\text{rfe}}{\to}; \stackrel{\text{po}}{\to}; \stackrel{\text{fre}}{\to}; \stackrel{\text{po}}{\to}; \stackrel{\text{fre}}{\to}; \stackrel{\text{po}}{\to}; \stackrel{\text{fre}}{\to} \text{interpreted}$  as a cycle. The computed outcome ensures—as we exposed in Sec. 7.1.1—that the input cycle appears in at least one of the execution witnesses of the test. If the outcome is observed, then at least one subsequence in the cycle is not global, *i.e.* not in  $\stackrel{\text{ghb}}{\to}$ : in the case of Fig. 7.1, either the  $\stackrel{\text{po}}{\to}$  or the  $\stackrel{\text{rfe}}{\to}$  relations may not be included in  $\stackrel{\text{ghb}}{\to}$ .

# Input:

- a relaxation supposed to be exhibited by the machine
- a pool of global relaxations
- a limiting cycle size
- a bound for the number of processors involved
- the architecture of the machine, i.e. PowerPC or x86



## Output:

litmus tests in the specified architecture's assembly, up to the limiting size, that exercise the given relaxation

Figure 7.3: Overview of Div

To generate automatically litmus tests that exercise relations specified by the user, we wrote the diy testing tool. We give in Fig. 7.3 an overview of the tool. When given a certain sequence of relations, diy produces tests such that one of their executions contains at least one occurrence of the given sequence. Hence, if we want to check whether the external read-from maps are relaxed on a given machine, we specify  $\stackrel{\text{rfe}}{\rightarrow}$  to be relaxed to diy, following the concrete syntax we give in Sec. 6.2. diy then produces cycles containing at least one occurrence of the specified relation (e.g.  $\stackrel{\text{rfe}}{\rightarrow}$  in our case), up to a certain size, as exposed in Sec. 7.2.2. Each cycle is then parsed to produce a litmus test exercising the given relaxation on the specified architecture, following the code generation algorithm presented in Sec. 7.3.

```
#rfe PPC conf file
-arch PPC
-nprocs 4
-size 6
-name rfe
-safe Fre DpdR
-relax Rfe
```

Figure 7.4: Example Configuration File for Diy

# 7.2.2 Cycles Generation

diy needs to be specified which candidate relaxations are considered global and which are not. When specified a pool of safe candidate relaxations, a single non-global relaxation (expected to be relaxed), and a size n (i.e. the number of candidate relaxations arrows in the cycle, e.g. 6 for the **iriw** test of Fig. 7.1), diy generates cycles up to size n that contains at least one occurrence of the non-global candidate relaxation. If no non-global candidate relaxation is specified, diy generates cycles up to size n that contain the specified global candidate relaxations.

We do not generate all these cycles: we indeed eliminate some sequences of candidate relaxations. In particular, we eliminate a sequence of two candidate relaxations when the target of the first one is incompatible with the source of the second one: for example, we eliminate a sequence  $\stackrel{\text{Rfe}}{\longrightarrow}$ ;  $\stackrel{\text{Rfe}}{\longrightarrow}$  because the target of the first  $\stackrel{\text{Rfe}}{\longrightarrow}$  is a read, whereas the source of the second one is a write. We also eliminate any sequence of candidate relaxations included in the program order (whether two events in program order or separated by a fence). This reduces the number of cycles to generate, and in any case, such sequences of candidate relaxations can be specified by using composite candidate relaxations (see Sec. 6.2.5).

We give in Fig. 7.4 an example of configuration file that diy takes as an argument to generate tests. This configuration file forces diy to generate tests in PowerPC assembly up to 4 processors, as specified by the -arch PPC and -nprocs 4 arguments, so that the number of relations involved in the generated cycles is 6 at most, because of the -size 6 argument. Moreover, the candidate relaxations Fre (external from-read map) and DpdR (data dependency between two reads from distinct locations) are considered global, and Rfe is considered relaxed, as specified by the -safe Fre DpdR and -relax Rfe arguments. Finally, all the tests generated by diy running on this configuration file will have the prefix rfe in their name, followed by a fresh number, as specified by the -name rfe argument.

When the generation of cycles is over, diy computes litmus tests from those cycles, as detailed in the following.

# 7.3 Code Generation

diy interprets a sequence of candidate relaxations as a cycle from which it computes a litmus test or fails. The final condition is a conjunction of equalities on the values hold by registers and memory locations in the final state. This condition ensures that at least one of the execution witnesses of this test includes a cycle compliant with the input sequence, following the principle exposed in Sec. 7.1.2.

# 7.3.1 Algorithm

Test generation performs the following successive steps:

- 1. We map the edges sequence to a circular double-linked list. The cells represent memory events, with direction, location, and value fields. An additional field records the edge starting from the event. This list represents the *input cycle* and appears in at least one of the execution witnesses of the produced test.
- 2. A linear scan sets the directions of the events, by comparing each target direction with the following source direction. When they are equal, the in-between cell direction is set to the common value; otherwise (e.g. Rfe; Rfe), the generation fails.
- 3. We pick an event e which is the target of a candidate relaxation specifying a location change. If there is none, the generation fails. Otherwise, a linear scan starting from e sets the locations. At the end of the scan, if e and its predecessor have the same location ( $e.g. \xrightarrow{\text{Rfe}} e \xrightarrow{\text{PodRW}}$ ), the generation fails, since we picked e to correspond to a location change.
- 4. We cut the input cycle into maximal sequences of events with the same location, each being scanned w.r.t. the cycle order: we give the value 1 to the first write in this sequence, 2 to the second one, etc. Thus the writes' values reflect the write serialisation for the specified location.
- 5. We define *significant reads* as the sources of  $\stackrel{\text{fr}}{\rightarrow}$  edges and the targets of  $\stackrel{\text{rf}}{\rightarrow}$  edges. We associate each significant read with the write on the other side of the edge. In the  $\stackrel{\text{rf}}{\rightarrow}$  case, the value of the read is the one of its associated write. In the  $\stackrel{\text{fr}}{\rightarrow}$  case, the value of the read is the value of the predecessor of its associated write in  $\stackrel{\text{ws}}{\rightarrow}$ , *i.e.* by construction the value of its associated write minus 1 (see step 4). Non-significant reads do not appear in the test condition.
- 6. We cut the cycle into maximal sequences of events from the same processor, each being scanned, generating load instructions to (resp. stores from) fresh registers for reads (resp. writes). We insert some

code implementing a dependency in front of events targeting  $\stackrel{\text{dp}}{\to}$  and the appropriate barrier instruction for events targeting  $\stackrel{\text{fenced}}{\to}$  edges. We build the initial state at this step: stores and loads take their addresses from fresh registers, and their content (an address to a memory location) is defined in the initial state. Part of the final condition is also built: for any significant read with value v resulting in a load instruction to register r, we add the equality r = v.

7. We complete the final condition to characterise write serialisations. The write serialisation for a given location x is defined by the sequence of values 0 (initial value of x), ..., n, where n is the last value allocated for location x at step 4. If n is 0 or 1 then no addition to the final condition needs to be performed, because the write serialisation is either a singleton or a pair. If n is 2, we add the equality x = 2. Otherwise (n > 2), we add an observer to the program, i.e. we add a thread performing n loads from x to registers  $r1, \ldots, rn$  and add the equalities  $r1 = 1 \land \ldots \land rn = n$  to the final condition.

# 7.3.2 Example

We show here how to generate a Power litmus test from a given cycle of candidate relaxations by an example. We write  $\_$  for the information not yet set by diy:  $\_\_$  is an undetermined event,  $W\_$  a write with yet unset location and value, and  $Rx\_$  a read from x with undetermined value.

1. Consider *e.g.* the input cycle, issued by diy's cycles generation phase, with the input being the configuration file given in Fig. 7.4:

$$(a)$$
  $\xrightarrow{\text{Rfe}}$   $(b)$   $\xrightarrow{\text{DpdR}}$   $(c)$   $\xrightarrow{\text{Fre}}$   $(d)$   $\xrightarrow{\text{Rfe}}$   $(e)$   $\xrightarrow{\text{DpdR}}$   $(f)$   $\xrightarrow{\text{Fre}}$   $(a)$ 

2. A linear scan sets the directions from the edges. Observe e.g. the last edge;  $\xrightarrow{\text{Fre}}$  requires a R source and a W target:

$$(a)W \_ \xrightarrow{\mathrm{Rfe}} (b)R \_ \xrightarrow{\mathrm{DpdR}} (c)R \_ \xrightarrow{\mathrm{Fre}} (d)W \_ \xrightarrow{\mathrm{Rfe}} (e)R \_ \xrightarrow{\mathrm{DpdR}} (f)R \_ \xrightarrow{\mathrm{Fre}} (a)$$

3. As  $\xrightarrow{\text{DpdR}}$  specifies a location change, we pick (c) to be the first event and rewrite the cycle as:

$$(c)R - \xrightarrow{\operatorname{Fre}} (d)W - \xrightarrow{\operatorname{Rfe}} (e)R - \xrightarrow{\operatorname{DpdR}} (f)R - \xrightarrow{\operatorname{Fre}} (a)W - \xrightarrow{\operatorname{Rfe}} (b)R - \xrightarrow{\operatorname{DpdR}} (c)$$

We set the location starting from (c), with a change of location e.g. between (e) and (f) since  $\stackrel{\text{DpdR}}{\longrightarrow}$  specifies a location change:

$$(c)Rx\_\xrightarrow{\operatorname{Fre}}(d)Wx\_\xrightarrow{\operatorname{Rfe}}(e)Rx\_\xrightarrow{\operatorname{DpdR}}(f)Ry\_\xrightarrow{\operatorname{Fre}}(a)Wy\_\xrightarrow{\operatorname{Rfe}}(b)Ry\_\xrightarrow{\operatorname{DpdR}}(c)$$

Figure 7.5: **iriw** with dependencies in Power assembly

4. We cut the input cycle into maximal sequences of events with the same location  $(i.e.\ (c)(d)(e)$  and (f)(a)(b), each being scanned w.r.t. the cycle order. The values then reflect the write serialisation order for the specified location:

$$(c)Rx\_\overset{\operatorname{Fre}}{\longrightarrow}(d)Wx1\overset{\operatorname{Rfe}}{\longrightarrow}(e)Rx\_\overset{\operatorname{DpdR}}{\longrightarrow}(f)Ry\_\overset{\operatorname{Fre}}{\longrightarrow}(a)Wy1\overset{\operatorname{Rfe}}{\longrightarrow}(b)Ry\_\overset{\operatorname{DpdR}}{\longrightarrow}(c)$$

5. All the reads are significant here; we set their values according to step 5:

$$(c)Rx0 \xrightarrow{\operatorname{Fre}} (d)Wx1 \xrightarrow{\operatorname{Rfe}} (e)Rx1 \xrightarrow{\operatorname{DpdR}} (f)Ry0 \xrightarrow{\operatorname{Fre}} (a)Wy1 \xrightarrow{\operatorname{Rfe}} (b)Ry1 \xrightarrow{\operatorname{DpdR}} (c)$$

6. We generate the litmus test given in Fig. 7.5 for Power according to 6 and 7. For example on P<sub>0</sub>, we add a xor instruction between the instructions lwz r1,0(r2) and lwzx r4,r3,r5 associated with the events (b) and (c) to implement the dependency required by the Popar relation between them. The events (d) and (e), associated respectively to stw r1,0(r2) on P<sub>1</sub> and lwz r1,0(r2) on P<sub>2</sub>, are specified in the cycle to be in Fie. Hence, we specify in the final state that the register r1 on P<sub>2</sub> holds finally 1. Indeed the store associated with (d) writes 1 into the address x addressed by r2 on P<sub>1</sub>, since the contents of the register r1 on P<sub>1</sub> is 1 (because of the preceding li r1, 1 instruction). Since (d) Fie (e), the load associated with (e) on P<sub>2</sub> reads the value 1 from the address x addressed by r2, and writes 1 into the register r2.

The test in Fig. 7.5 is a Power implementation of **iriw** [BA] with dependencies. It can be obtained by running diy on the configuration file given in Fig. 7.4. diy recovers indeed classical tests, such as **rwc** [BA], given in Fig. 7.6(a). As one can deduce from the execution given in Fig. 7.6(b), this test can be obtained from the cycle  $\xrightarrow{\text{Rfe}}$ ;  $\xrightarrow{\text{PodWR}}$ ;  $\xrightarrow{\text{Fre}}$ ;  $\xrightarrow{\text{PodWR}}$ ;  $\xrightarrow{\text{Fre}}$ .

# 7.4 A First Testing Example: x86-TSO

x86 has a TSO model [OSS]. As we saw in Sec. 4.2.2.2, this means that the internal read-from maps are not global, and that the write-read pairs in program order may not be preserved. All the other relations are global.



Figure 7.6: The rwc Test and a Candidate Execution

# 7.4.1 A Guided Diy Run

We give here a step-by-step protocol to generate and run tests to check whether the reordering of a write followed by a read in program order is allowed on a x86 machine, *i.e.* if the PodWR candidate relaxation is actually relaxed on a x86-TSO machine.

# 7.4.1.1 Generating a Test for Testing the PodWR Relaxation

We want to generate at least one test exercising the PodWR candidate relaxation, e.g. the classical litmus test given in Fig. 3.1(a). In the execution depicted in Fig. 3.1(b), there is a cycle  $(a) \stackrel{\text{po}}{\to} (b) \stackrel{\text{fr}}{\to} (c) \stackrel{\text{po}}{\to} (d) \stackrel{\text{fr}}{\to} (a)$ . The event (a) (resp. (c)) is a write, since it is the target of an  $\stackrel{\text{fr}}{\to}$  arrow. Similarly, (b) (resp. (d)) is a read since it is the source of an  $\stackrel{\text{fr}}{\to}$  arrow. Moreover, the test of Fig. 3.1(a) involves two processors, therefore the  $\stackrel{\text{fr}}{\to}$  arrows are in fact external from-read maps. We suppose that  $\stackrel{\text{fr}}{\to}$  is always global, therefore the only possible relaxation is PodWR.

Hence this test can be generated from the cycle  $\stackrel{\text{PodWR}}{\longrightarrow}$ ;  $\stackrel{\text{Fre}}{\longrightarrow}$ ;  $\stackrel{\text{PodWR}}{\longrightarrow}$ ;  $\stackrel{\text{Fre}}{\longrightarrow}$ , specifying the architecture to be x86, and the number of processors to be 2. The command:

\$ diy -arch X86 -nprocs 2 -safe Fre -relax PodWR -name classic

produces a test,  ${\tt classic000.litmus}$ , testing the PodWR candidate relaxation:

Generator produced 1 tests
Relaxations tested: {PodWR}

The test classic000.litmus is the test of Fig. 3.1 implemented in x86 assembly:

#### 7.4.1.2 Running This Test Against Hardware

Now we want to run this test against our machine, which should of course be an x86 one, with at least two cores.

The command:

#### \$ litmus classic000.litmus

runs our test against the hardware and produces an output similar to the following one:

```
% Results for classic000.litmus %
X86 classic000
"Fre PodWR Fre PodWR"
\{ x=0; y=0; \}
P0
           | P1
MOV [y],$1 | MOV [x],$1 ;
MOV EAX,[x] | MOV EAX,[y];
exists (0:EAX=0 /\ 1:EAX=0)
Generated assembler
       _litmus_PO_O_: movl $1,(%rcx)
       _litmus_PO_1_: movl (%rsi), %eax
       _litmus_P1_0_: movl $1,(%rsi)
       _litmus_P1_0_: movl $1,(%rsi)
       _litmus_P1_1_: movl (%rcx), %eax
Test classic000 Allowed
Histogram (4 states)
     :>0:EAX=0; 1:EAX=0;
499911:>0:EAX=1; 1:EAX=0;
499805:>0:EAX=0; 1:EAX=1;
```

```
#rfi x86 conf file
-arch X86
-nprocs 4
-size 6
-name rfi
-safe PosR* PodR* PodWW PosWW
   Rfe Wse Fre
   FencedsWR FenceddWR
-relax Rfi
```

Figure 7.7: x86 Configuration File For Rfi Relaxation

```
250 :>0:EAX=1; 1:EAX=1; 0k

Witnesses
Positive: 34, Negative: 999966
Condition exists (0:EAX=0 /\ 1:EAX=0) is validated
Hash=eb447b2ffe44de821f49c40caa8e9757
Time classic000 0.60
```

This output first reproduces the test litmus ran, followed by the actual x86 assembly that was run one million times. The code is followed by a histogram, which gives the 4 states of the memory that were observed while running this test. The first one is the one of interest to us, as it was the non-SC outcome specified by diy. It was exhibited 34 times on the hardware: therefore litmus wrote Ok, which means we observed the PodWR candidate relaxation to be exhibited.

The same test, and additional ones, can be obtained by running directly:

```
$ diy -conf podwr.conf
```

where podwr.conf is the configuration file for the PodWR candidate relaxation given in Fig. 7.8.

# 7.4.2 Configuration Files

Finally, we give the configuration files to test a x86 machine. In Fig. 7.7, we give a configuration file to generate tests exercising the internal readfrom maps, as specified by the -relax Rfi argument. In Fig. 7.8, we give a configuration file to generate tests exercising the write-read pairs in program order and to distinct locations, as specified by the -relax PodWR argument. There is no need to generate tests for the PosWR candidate relaxation, since such pairs are handled by the Rfi tests. In Fig. 7.9, we give a configuration

```
#podwr x86 conf file
-arch X86
-nprocs 4
-size 6
-name podwr
-safe Fre
-relax PodWR
```

Figure 7.8: x86 Configuration File For PodWR Relaxation

```
#safe x86 conf file
-arch X86
-nprocs 4
-size 6
-name safe
-safe PosR* PodR* PodWW PosWW
Rfe Wse Fre
FencedsWR FenceddWR
```

Figure 7.9: x86 Configuration File For Safe Relaxations

file to generate tests exercising all the candidate relaxations that we consider to be safe in TSO.

# Chapter 8

# A Power Model



# 8.1 The Phat Experiment

With the informal model of Sec. 6.3 in mind, we ran The Phat Experiment from December 2009 to January 2010, as a case study for the diy tool presented in Chap. 7. We tested 3 Power machines with our diy tool. We present here the experimental results. More details can be found online at http://diy.inria.fr/phat.

# 8.1.1 Relaxations Observed on squale, vargas and hpcx

We used diy to generate 800 Power tests and run them up to  $10^{12}$  times each on 3 machines: squale, a 4-processor Power G5 running Mac OS X; hpcx, a Power 5 with 16 processors per node and vargas, a Power 6 with 32 processors per node, both of them running AIX.

We ran the tests supposed to, according to the informal model presented in Sec. 6.3, exhibit relaxations. We observed all of them at least on one machine, except PodRW, which does not contradict our model. We give in Fig. 8.1 the number of times the outcome was observed (where M stands for million). For each relaxation observed on a given machine, we write the highest number of outcomes. When a candidate relaxation is not observed, we write the total of outcomes: thus we write  $e.g.\ 0/16725 \mathrm{M}$  for PodRR on vargas.

For a given candidate relaxation, we generated tests with diy by writing a simple configuration file setting its relax list to this candidate relaxation, and some of the candidate relaxations that we considered to be safe (see Fig. 6.3).

The PodRW relaxation did not exhibit itself in convincing ways. But the documentation does not specify this candidate relaxation to be safe, therefore we still consider it to be relaxed.

#### 8.1.2 Safe Relaxations

Following our informal model, we assumed that the candidate relaxations of Fig. 6.3 were global and tested this assumption by computing *safe* tests in which the input cycles only include candidate relaxations that we supposed global,  $e.g. \xrightarrow{\text{SyncdWW}}; \xrightarrow{\text{Wse}}; \xrightarrow{\text{SyncdWR}}; \xrightarrow{\text{Fre}}$ .

For each machine, we observed the number of runs required to exhibit the least frequent relaxation (e.g. 32 million for Rfe on vargas), and ran the safe tests at least 20 times this number. The outcomes of the safe tests have not been observed on vargas and squale, which increases our confidence in the safe set we assumed.

Yet, hpcx exhibits non-SC behaviours for some A-cumulativity tests, including classical ones [BA] like **iriw** with sync instructions on  $P_0$  and

| Relaxation             | Definition                                                                                   | hpcx                | squale    | vargas      |
|------------------------|----------------------------------------------------------------------------------------------|---------------------|-----------|-------------|
| PosRR                  | $r_\ell \stackrel{\mathrm{po}}{	o} r'_\ell$                                                  | 2/40M               | 3/2M      | 0/4745M     |
| PodRR                  | $r_\ell \stackrel{\mathrm{po}}{	o} r'_{\ell'}$                                               | 2275/320M           | 12/2M     | 0/16725M    |
| PodRW                  | $r_\ell \stackrel{\mathrm{po}}{	o} w'_{\ell'}$                                               | 0/6000M             | 0/6000M   | 0/6000M     |
| $\operatorname{PodWW}$ | $w_\ell \stackrel{\mathrm{po}}{	o} w'_{\ell'}$                                               | 2029/4M             | 2299/2M   | 2092501/32M |
| PodWR                  | $w_\ell \stackrel{\mathrm{po}}{ ightarrow} r'_{\ell'}$                                       | 51085/40M           | 178286/2M | 672001/32M  |
| Rfi                    | $\stackrel{\mathrm{rfi}}{\longrightarrow}$                                                   | 7286/4M             | 1133/2M   | 145/32M     |
| Rfe                    | $\stackrel{\mathrm{rfe}}{\longrightarrow}$                                                   | 177/400M            | 0/1776M   | 9/32M       |
| LwSyncsWR              | $w_\ell \stackrel{\text{lwsync}}{\to} r'_\ell$                                               | 243423/600M         | 2/40M     | 385/32M     |
| LwSyncdWR              | $w_\ell \stackrel{\mathrm{lwsync}}{\to} r'_{\ell'}$                                          | 103814/640M         | 11/2M     | 117670/32M  |
| ACLwSyncsRR            | $w_\ell \stackrel{\mathrm{rfe}}{\to} r'_\ell \stackrel{\mathrm{lwsync}}{\to} r''_\ell$       | 11/320M             | 0/960M    | 1/21M       |
| ACLwSyncdRR            | $w_\ell \stackrel{\mathrm{rfe}}{\to} r'_\ell \stackrel{\mathrm{lwsync}}{\to} r''_{\ell'}$    | 124/400M            | 0/7665M   | 2/21M       |
| BCLwSyncsWW            | $w_{\ell} \stackrel{\text{lwsync}}{\to} w'_{\ell} \stackrel{\text{rfe}}{\to} r''_{\ell}$     | 68/400M             | 0/560M    | 2/160M      |
| ${\bf BCLwSyncdWW}$    | $w_\ell \stackrel{\mathrm{lwsync}}{\to} w'_{\ell'} \stackrel{\mathrm{rfe}}{\to} r''_{\ell'}$ | $158/400\mathrm{M}$ | 0/11715M  | 1/21M       |

| Cycle                                     | hpcx   | In [BA] |
|-------------------------------------------|--------|---------|
| Rfe SyncdRR Fre Rfe SyncdRR Fre           | 2/320M | iriw    |
| Rfe SyncdRR Fre SyncdWR Fre               | 3/400M | rwc     |
| DpdR Fre Rfe SyncsRR DpdR Fre Rfe SyncsRR | 1/320M |         |
| Wse LwSyncdWW Wse Rfe SyncdRW             | 1/800M |         |
| Wse SyncdWR Fre Rfe LwSyncdRW             | 1/400M |         |

Figure 8.2: Anomalies Observed on Power 5

 $P_1$ . These results are in contradiction with our model. We summarise these contradictions in Fig. 8.2.

We understand that this is due to an erratum in the Power 5 implementation. IBM is providing a software workaround, replacing the sync barrier by a short code sequence [Personal Communication], and our testing suggests that this does regain SC behaviour for the examples in question (e.g. with 0/4e10 non-SC results for **iriw**). We understand also that Power 6 is not subject to the erratum, which is consistent with our testing on vargas.

# 8.2 Overview of Our Model

We now instantiate the formalism of Sec. 3.1 for Power, in the light of the experiment described in Sec. 8.1.

#### 8.2.1 Additional Formalism

To do so, we have to extend our formalism a bit, as follows.

# 8.2.1.1 Register Events

We first add *register events* to reflect register accesses [SSZN<sup>+</sup>]. Loads and stores now yield additional register events, as depicted in Fig. 8.3.

For example, consider two registers r1 and r2, such that r1 initially holds the value 0, r2 initially holds an address x, and x holds the value 1. In this case, an instruction lwz r1,0,r2 creates a read event Rr2x from register r2, with label (b) in Fig. 8.3. This event reads the address x in r2; this leads to a read event Rx1 from x labelled (a) in Fig. 8.3. The event (a) was previously the only event we considered. Finally, the value read from x by the event (a) being 1, the lwz r1,0,r2 creates a write event wr11 to register r1 with value 1, labelled (c) in Fig. 8.3.

Similarly, consider two registers r1 and r2, such that r1 initially holds the value 1, r2 initially holds an address x, and x holds the value 0. In this case, an instruction stw r1,0,r2 creates a read event Rr2x from register r2, with label (c) in Fig. 8.3. This event reads the address x in r2. In



Figure 8.3: Semantics of lwz and stw

parallel, the load creates a read event Rr11 from r1, reading 1, labelled (c) in Fig. 8.3. Finally, the value read from r1 by the event (b) being 1, the stw r1,0,r2 creates a write event Wx1 to x with value 1, labelled (a) in Fig. 8.3. The event (a) previously was the only event we considered.

Intra-Instruction Causality An execution witness now includes an additional intra-instruction causality relation  $\stackrel{\text{iico}}{\rightarrow}$ .

For example, executing the load lwz r1, 0(r2)—which semantics is given in Fig. 8.3 (r2 holding the address of a memory location x containing 1)—creates three events (a) Rr2x, (b) Rx1 and (c) Wr11, such that  $(a) \stackrel{\text{iico}}{\rightarrow} (b) \stackrel{\text{iico}}{\rightarrow} (c)$ . The  $\stackrel{\text{iico}}{\rightarrow}$  relation between (a) and (b) indicates that the load instruction has to perform the read (a) from r2 before the read (b) from x. Before reading x from r2 via the event (a), the address x is undetermined. Similarly, (b) and (c) are related by  $\stackrel{\text{iico}}{\rightarrow}$ , since the write (c) determines the value it has to write into r1 from the value read by (b).

Stores are less constrained, as depicted in Fig. 8.3. Indeed the read events (b) and (c) may be performed independently. However, the write event (a) determines its target x and its value 1 from the reads (c) and (b) respectively, hence  $(b) \stackrel{\text{lico}}{\rightarrow} (a)$  and  $(c) \stackrel{\text{lico}}{\rightarrow} (a)$ .

```
PPC ctrl
{
0:r5=x; 0:r6=y;0:r2=1;
x=0; y=0;
}
PO ;
(1) lwz r1,0(r5);
(2) cmpwi r1,0;
(3) bne L0;
(4) stw r2,0(r6);
L0: ;
exists(y=1)
```

Figure 8.4: A Test For Control Dependency in PowerPC Assembly

**Read-From Map** Naturally,  $\stackrel{rf}{\rightarrow}$  now also relates register events: we write  $\stackrel{rf\text{-reg}}{\rightarrow}$  the subrelation of  $\stackrel{rf}{\rightarrow}$  relating register stores to register loads that read their values.

#### 8.2.1.2 Commit Events

We add *commit events* in order to express branching decisions. We write  $\mathbb{C}$  for the set of commits, and c for an element of  $\mathbb{C}$ .

Consider for example the test given in Fig. 8.4, written in PowerPC assembly, which corresponds to the piece of code given in Sec. 6.2.4.2. Suppose that the register r5 initially holds the address x, and the register r6 the address y.

The lwz r1,0(r5) at line (1) and the stw r2,0(r6) at line (4) are separated at line (2) by a compare instruction, written cmpwi r1,0, which influences the taking of the following branch, written bne L0 (line (3)).

In the execution of this test, given in Fig. 8.5, the 1wz r1,0(r5) leads to the read event Rx0 from x labelled (a). The stw r2,0(r6) leads to the write event Wy1 to y labelled (b). These two instructions are separated by a branch. This is depicted in the execution we give here by the commit event labelled (h). Hence the read (a) from x and the write (b) to y are in control dependency, as depicted by the  $\stackrel{\text{ctrl}}{\longrightarrow}$  arrow between them.

#### 8.2.1.3 Barriers Events

We add *barrier events* in order to indicate the presence of a barrier in the code. We handle three barrier instructions: isync, sync and lwsync. Thus, we distinguish the corresponding events by the eponymous predicates, is-isync, is-sync and is-lwsync.



Figure 8.5: A Candidate Execution for the Test of Fig. 8.4

```
PPC isync
{
0:r5=x; 0:r6=y;0:r2=0;
x=0; y=1;
}
P0 ;
(1) lwz r1,0(r5);
(2) cmpwi r1,0;
(3) bne L0;
(4) isync;
(5) lwz r2,0(r6);
L0: ;
exists(0:r2=1)
```

Figure 8.6: An Example Use of the isync Barrier

Consider for example the test given in Fig. 8.6, written in PowerPC assembly. Suppose that the register r5 initially holds the address x, and the register r6 the address y.

The lwz r1,0(r5) at line (1) and the lwz r2,0(r6) at line (5) are separated at line (2) by a compare instruction, written cmpwi r1,0, which influences the taking of the following branch at line (3), written bne L0. The branch is followed by an isync barrier at line (4).

In the execution of this test we give in Fig. 8.7, the lwz r1,0(r5) at line (1) leads to the read event Rx0 from x labelled (a). The lwz r2,0(r6) at line (5) leads to the read event Ry1 from y labelled (b). These two instructions are separated by a branch followed by an isync. This is depicted in the execution we give here by the commit event labelled (h), in  $\stackrel{\text{po}}{\rightarrow}$  with the isync event labelled (i). Hence the read (a) from x and the read (b) from y are globally ordered by the isync barrier, as depicted by the  $\stackrel{\text{isync}}{\rightarrow}$  arrow between them.

#### 8.2.2 Description of the Model

We now give a description of our Power model. We give a full formalisation of this model in Fig. 8.8.

#### 8.2.2.1 Preserved Program Order

We present in Fig. 8.8(a) the definition of  $\stackrel{\text{ppo-ppc}}{\to}$ , induced by lifting the ordering constraints of a processor to the global level (where  $(\stackrel{\text{r}}{\to})^+$  stands for the transitive closure of a given relation  $\stackrel{\text{r}}{\to}$ ). This is a formal presentation of the *data dependencies*  $(\stackrel{\text{dd}}{\to})$  and *control dependencies*  $(\stackrel{\text{ctrl}}{\to})$  and  $\stackrel{\text{isync}}{\to}$ 



Figure 8.7: A Candidate Execution for the Test of Fig. 8.6

$$\stackrel{\mathrm{dd}}{\to} \triangleq (\overset{\mathrm{rf-reg}}{\to} \cup \overset{\mathrm{iico}}{\to})^{+} \qquad r \overset{\mathrm{ctrl}}{\to} w \triangleq \exists c \in \mathbb{C}. \ r \overset{\mathrm{dd}}{\to} c \overset{\mathrm{po}}{\to} w$$

$$r \overset{\mathrm{isync}}{\to} e \triangleq \exists c \in \mathbb{C}. \ r \overset{\mathrm{dd}}{\to} c \wedge \exists b. \ \mathrm{is-isync}(b) \wedge c \overset{\mathrm{po}}{\to} b \overset{\mathrm{po}}{\to} e$$

$$\stackrel{\mathrm{dp}}{\to} \triangleq \overset{\mathrm{ctrl}}{\to} \cup \overset{\mathrm{isync}}{\to} \cup \left( \left( \overset{\mathrm{dd}}{\to} \cup \left( \overset{\mathrm{po-loc}}{\to} \cap (\mathbb{W} \times \mathbb{R}) \right) \right)^{+} \cap (\mathbb{R} \times \mathbb{M}) \right) \qquad \overset{\mathrm{ppo-ppc}}{\to} \triangleq \overset{\mathrm{dp}}{\to}$$

$$(a) \ \mathrm{Preserved} \ \mathrm{program} \ \mathrm{order}$$

$$\begin{array}{cccc} m_1 \stackrel{\text{sync}}{\to} m_2 & \triangleq & \exists b. \text{ is-sync}(b) \land m_1 \stackrel{\text{po}}{\to} b \stackrel{\text{po}}{\to} m_2 \\ m_1 \stackrel{\text{ab-sync}}{\to} m_2 & \triangleq & m_1 \stackrel{\text{sync}}{\to} m_2 \\ & & \lor \exists r. \ m_1 \stackrel{\text{rf}}{\to} r \stackrel{\text{ab-sync}}{\to} m_2 \\ & & \lor \exists w. \ m_1 \stackrel{\text{ab-sync}}{\to} w \stackrel{\text{rf}}{\to} m_2 \end{array}$$

#### (b) Barrier sync

$$\begin{array}{cccc} m_1 \stackrel{\text{lwsync}}{\to} m_2 & \triangleq & \exists b. \text{ is-lwsync}(b) \land m_1 \stackrel{\text{po}}{\to} b \stackrel{\text{po}}{\to} m_2 \\ m_1 \stackrel{\text{ab-lwsync}}{\to} m_2 & \triangleq & m_1 \stackrel{\text{lwsync}}{\to} m_2 \cap ((\mathbb{W} \times \mathbb{W}) \cup (\mathbb{R} \times \mathbb{M})) \\ & & \vee \exists r. \, m_1 \stackrel{\text{rf}}{\to} r \stackrel{\text{ab-lwsync}}{\to} m_2 \land m_2 \in \mathbb{W} \\ & & \vee \exists w. \, m_1 \stackrel{\text{ab-lwsync}}{\to} w \stackrel{\text{rf}}{\to} m_2 \land m_1 \in \mathbb{R} \end{array}$$

#### (c) Barrier lwsync

$$\begin{array}{ccc} \overset{\text{ab-ppc}}{\longrightarrow} & \triangleq & \overset{\text{ab-sync}}{\longrightarrow} \cup \overset{\text{ab-lwsync}}{\longrightarrow} \\ Power & \triangleq & (\overset{\text{ppo-ppc}}{\longrightarrow}, \emptyset, \overset{\text{ab-ppc}}{\longrightarrow}) \end{array}$$

Figure 8.8: A Power Model

of [pow09, p. 661] which allow loads to be speculated if no isync is added after the branch but prevents stores from being speculated in any case.

**Data Dependencies** More precisely, we consider that two events are in data dependency, written  $m_1 \stackrel{\text{dd}}{\rightarrow} m_2$ , when:

- they are in  $\stackrel{\text{rf-reg}}{\to}$ , *i.e.*  $m_1$  is a register write and  $m_2$  a register read reading from  $m_1$ , or
- they are in  $\stackrel{\text{iico}}{\rightarrow}$ , *i.e.* they both come from the same instruction and the execution of  $m_2$  depends on  $m_1$ , e.g. when using the value  $m_1$  read, or
- there is a path of  $\overset{\text{rf-reg}}{\to} \cup \overset{\text{iico}}{\to}$  between  $m_1$  and  $m_2$ .

Control Dependencies We consider that two events are in control dependency, written  $m_1 \stackrel{\text{ctrl}}{\rightarrow} m_2$ , when:

- $m_1$  is a read and,
- $m_2$  is a write, and
- there exists a commit event c between them in the program order, such that c is in data dependency with  $m_1$ .

If two events  $m_1$  and  $m_2$  are in control dependency, it means that they form a read-write pair separated by a conditional jump or loop, and that the condition of the jump is data-dependent over  $m_1$ .

Moreover, it means that two events separated by a conditional jump may perfectly well be reordered if:

- the first one is a write, or
- they are both reads (c.f. infra, semantics of isync)

The test of Fig. 8.4 and the execution of Fig. 8.5 give an example of control dependency between the read (a) associated to the lwz r1,0(r5) at line (1) and the write (b) associated to the stw r2,0(r6) at line (3).

Semantics of the isync Barrier We now give our semantics of the isync barrier. The ordering induced by isync is similar to a control dependency on read-read pairs. We consider that two events  $m_1$  and  $m_2$  are ordered by an isync barrier when:

- $m_1$  is a read, and
- there exists a commit event c in data dependency with  $m_1$ , separated from  $m_2$  by an isync barrier in the program order.

In particular, this means that two events  $m_1$  and  $m_2$  separated by an isync can be reordered, if:

- $m_1$  is a write, or
- there is no commit between  $m_1$  and  $m_2$ .

The test of Fig. 8.6 and the execution of Fig. 8.7 give an example of isync ordering between the read (a) associated to lwz r1,0(r5) at line (1) and the read (b) associated to lwz r2,0(r6) at line (5).

**All Together** Finally, we consider that two events  $m_1$  and  $m_2$  are in Power's preserved program order, written  $m_1 \stackrel{\text{ppo-ppc}}{\longrightarrow} m_2$  when:

- they are in control dependency, i.e.  $m_1 \stackrel{\text{ctrl}}{\rightarrow} m_2$ , or
- they are ordered by an isync barrier, i.e.  $m_1 \stackrel{\text{isync}}{\to} m_2$ , or
- $m_1$  is a read, and there is a path of  $\overset{\text{dd}}{\to} \cup (\overset{\text{po-loc}}{\to} \cap (\mathbb{W} \times \mathbb{R}))$  between  $m_1$  and  $m_2$ .

Resemblance to RMO's Preserved Program Order The preserved program order that we suggest for Power is similar to the one of Sparc RMO [spa94a, V9, p. 293]. Indeed, Sparc's documentation defines the dependence order as follows:

Dependence order is a partial order that captures the constraints that hold between instructions that access the same processor register or memory location. [...] Two memory transactions [i.e. accesses] X and Y are dependence ordered, denoted by  $X <_d Y$ , if and only if they are program ordered, [written]  $X <_p Y$ , and at least one of the following conditions is true:

- (1) The execution of Y is conditional on X, and S(Y) is true. [i.e. they are in control dependency: in particular, Y is a write.]
- (2) Y reads a register that is written by X. [This corresponds to our  $\stackrel{\text{rf-reg}}{\rightarrow}$  relation.]
- (3) X and Y access the same memory location, and S(X) and L(Y) are both true. [This corresponds to the  $\overset{\text{po-loc}}{\rightarrow} \cap (\mathbb{W} \times \mathbb{R})$  part of Power's  $\overset{\text{ppo}}{\rightarrow}$  definition.]

 $[\dots]$  It is important to remember that partial ordering is transitive.

The items (1) and (2) correspond to our  $\overset{\text{ctrl}}{\to}$  and  $\overset{\text{dd}}{\to}$  relations, while the item (3) corresponds to the  $\overset{\text{po-loc}}{\to} \cap (\mathbb{W} \times \mathbb{R})$  part of Power's  $\overset{\text{ppo}}{\to}$  definition. Moreover, as mentioned in the excerpt above, that order should be transitive. Hence we take the transitive closure of the relation formed by the union of these two relations.

Finally, we take the intersection of  $(\stackrel{\text{dd}}{\to} \cup (\stackrel{\text{po-loc}}{\to} \cap (\mathbb{W} \times \mathbb{R})))^+$  and  $\mathbb{R} \times \mathbb{W}$ , exactly as in RMO [spa94a, V9, p.295], where the legality of a RMO memory order is defined as follows:

A memory order [written  $<_m$ ] is legal [in RMO] if and only if:

- (1)  $X <_d Y \ \mathcal{E} \ L(X) \Rightarrow X <_m Y \ [i.e.\ X \ and\ Y \ are in dependence order as defined above, and X is a read.]$
- (2)  $M(X,Y) \Rightarrow X <_m Y$  [i.e. X and Y are separated by a barrier; we treat this via  $\xrightarrow{ab}$ , not  $\xrightarrow{ppo}$ .]
- (3)  $Xa <_p Ya \ \mathcal{E}\ S(Y) \Rightarrow X <_m Y$  [Y is a write, and they are both relative to the same memory location a. This corresponds to the fact that we consider  $\stackrel{\text{wsi}}{\rightarrow}$  and  $\stackrel{\text{fri}}{\rightarrow}$  to be global.]

The first item indicates that RMO also only considers the dependency chains starting from a load, which explains why we take the intersection with  $\mathbb{R} \times \mathbb{M}$ .

**Discussion of Power's**  $\overset{ppo}{\rightarrow}$  We include in  $\overset{ppo}{\rightarrow}$  any chain of data dependencies and  $\overset{rfi}{\rightarrow}$  starting from a read, by the  $((\overset{dd}{\rightarrow} \cup (\overset{po-loc}{\rightarrow} \cap (\mathbb{W} \times \mathbb{R})))^+ \cap (\mathbb{R} \times \mathbb{M})$  part. However, we do not authorise control dependencies in such a chain. Indeed, consider the example given in Fig. 8.9, which we observed to be exhibited on a Power 5 for example.

On  $P_0$ , the lwz r1,0(r7) at line (1) is in control dependency with the stw r3,0(r9) at line (5), because of the compare and branch sequence between them (lines (2) to (4)). The lwz r2,0(r9) at line (6) is in data dependency with the lwzx r4,r10,r8 at line (8), because of the xor r10,r2,r2 between them, at line (7).

Since the lwz r1,0(r7) at line (1) on  $P_0$  reads 1 (see the final state, 0:r1=1), there is a  $\stackrel{\text{rfe}}{\to}$  between the stw r2,0(r7) at line (3) on  $P_1$  and the lwz r1,0(r7) at line (1) on  $P_0$ . Because of the A-cumulativity of the sync barrier on  $P_1$ , the stw r1,0(r8) at line (1) on  $P_1$  is in  $\stackrel{\text{ab}}{\to}$  with the lwz r1,0(r7) at line (1) on  $P_0$ .

Since the lwzx r4,r10,r8 at line (8) on  $P_0$  reads 0 (see the final state, 0:r4=0), there is a  $\xrightarrow{\text{fr}}$  between this load and the stw r1,0(r8) at line (1) on  $P_1$ .

```
{
0:r7=y; 0:r8=z; 0:r9=x; 0:r3=1;
1:r7=y; 1:r8=z; 1:r1=1; 1:r2=1;
P0
                    | P1
(1) lwz r1, 0(r7)
                    | stw r1,0(r8)
(2) cmpwi r1,0
                    | sync
                    | stw r2,0(r7)
(3) beq L0
(4) L0:
(5) stw r3,0(r9)
(6) lwz r2,0(r9)
(7) xor r10, r2, r2
(8) lwzx r4,r10,r8 |
exists (0:r1=1 /\ 0:r4=0)
```

Figure 8.9: Contradiction with the View Order Formulation

Hence we have a cycle of relations as follows, starting from lwz r1,0(r7) at line (1) on  $P_0$  (writing (i:j) for the instruction at line (j) on  $P_i$ ):

```
(0:1) \xrightarrow{\text{CtrldW}} (0:5) \xrightarrow{\text{PosWR}} (0:6) \xrightarrow{\text{DpdR}} (0:8) \xrightarrow{\text{Fre}} (1:1) \xrightarrow{\text{ACSyncdWW}} (0:1)
```

Since the specified outcome is exhibited, we know that there is a subsequence of this cycle which is not global. The only possible relaxation here is the PosWR one between the stw r3,0(r9) at line (5) and the lwz r2,0(r9) at line (6). If we added  $\stackrel{\text{ctrl}}{\rightarrow}$  to the transitive part of Power's  $\stackrel{\text{ppo}}{\rightarrow}$ , the outcome would be forbidden in our model. We deduce from this example that  $\stackrel{\text{ctrl}}{\rightarrow}$  cannot be included in such chains.

#### 8.2.2.2 Read-From Maps

Internal Read-From Maps The internal read-from maps are not global, since Power allows store buffering (see Sec. 6.1.2). Running the test given in Fig. 8.10 confirms this hypothesis. Indeed this test, generated by diy, proceeds from a cycle  $\xrightarrow{\mathrm{DpdR}}$ ;  $\xrightarrow{\mathrm{Fre}}$ ;  $\xrightarrow{\mathrm{Rfi}}$ ;  $\xrightarrow{\mathrm{DpdR}}$ ;  $\xrightarrow{\mathrm{Fre}}$ ;  $\xrightarrow{\mathrm{Rfi}}$ . We know that  $\xrightarrow{\mathrm{dp}}$  is global, since included in  $\xrightarrow{\mathrm{ppo}}$ , and  $\xrightarrow{\mathrm{fr}}$  is global as well. Thus in this test, the only possible relaxation is  $\xrightarrow{\mathrm{rfi}}$ . Since the outcome is exhibited, as shown in Fig. 8.1, we know that  $\xrightarrow{\mathrm{rfi}}$  is actually relaxed on Power.

Store buffering is a fairly common relaxation. Indeed, all the models we presented in Chap. 4, except SC, also relax their internal read-from maps, i.e. allow store buffering.

**External Read-From Maps** The external read-from maps are not global either, as revealed by running **iriw** with data dependencies (Fig. 7.5) on a

```
PPC rfi000
"DpdR Fre Rfi DpdR Fre Rfi"
Cycle=DpdR Fre Rfi DpdR Fre Rfi
Relax=Rfi
Safe=Fre DpdR
{
0:r2=x; 0:r6=y;
1:r2=y; 1:r6=x;
PO
                | P1
               | li r1,1
li r1,1
stw r1,0(r2) | stw r1,0(r2)
1wz r3,0(r2) | 1wz r3,0(r2)
xor r4,r3,r3 | xor r4,r3,r3
lwzx r5,r4,r6 | lwzx r5,r4,r6 ;
exists
(0:r3=1 \ \ \ 0:r5=0 \ \ \ 1:r3=1 \ \ \ \ 1:r5=0)
```

Figure 8.10: A Diy PowerPC Test for the Rfi Relaxation

Power machine. Indeed, this test is associated to a cycle  $\xrightarrow{\operatorname{Fre}}$ ;  $\xrightarrow{\operatorname{PpdR}}$ ;  $\xrightarrow{\operatorname{Fre}}$ ;  $\xrightarrow{\operatorname{PpdR}}$ ;  $\xrightarrow{\operatorname{Fre}}$ ;  $\xrightarrow{\operatorname{PpdR}}$ . We know that  $\xrightarrow{\operatorname{fre}}$  is always considered global in our framework, an hypothesis which has not been invalidated by the experiment we present in Sec. 8.1. We also know that  $\xrightarrow{\operatorname{dp}}$  is global in Power, since  $\xrightarrow{\operatorname{ppo}}$  is equal to  $\xrightarrow{\operatorname{dp}}$ . Therefore, the only possible relaxation in the test of Fig. 7.5 is  $\xrightarrow{\operatorname{rfe}}$ . Since the specified outcome is exhibited as shown in Fig. 8.1,  $\xrightarrow{\operatorname{rfe}}$  is relaxed.

This is probably the main particularity of the Power architecture: all the models we presented in Chap. 4 do not relax the atomicity of stores. Another model relaxing store atomicity may be Itanium [ita02]. However, we do not know whether Itanium could be described by the generic framework we presented in Chap. 3.

#### **8.2.2.3** Barriers

The sync Barrier The sync barrier is defined in Fig. 8.8 (b) as a full A-and B-cumulative barrier. We will see in Sec. 10.3.3.1 that such a barrier restores SC from a weaker model.

The lwsync Barrier The lwsync barrier is defined in Fig. 8.8 (b). lwsync acts as sync except on store-load pairs, in both the base and cumulativity cases.

| $P_0$                                              | $P_1$                                    |  |  |
|----------------------------------------------------|------------------------------------------|--|--|
| $(a) x \leftarrow 1$                               |                                          |  |  |
| $(b)\mathtt{p} \leftarrow \mathtt{\&}\ \mathtt{x}$ | $(c)\mathtt{r2} \leftarrow \mathtt{*r1}$ |  |  |
| Observed? r1=& x; r2=0;                            |                                          |  |  |

Figure 8.11: A Common Programming Idiom

Figure 8.12: The Example of Fig. 8.11 in PowerPC Assembly

#### 8.3 Discussion of Our Model

We do not claim our model to be definitive, as we explain in the following. In particular, our model is probably too coarse-grained. To refine our model, we would probably need to design a less coarse-grained model, in which either we would split the write events into several ones, in the spirit of Itanium [ita02], or in which we would examine the views of each processor separately, instead of considering a single global time line. Indeed the documentation is in terms of view orders, since it specifies the events to be "performed w.r.t." a processor, or all processors.

For example, consider the common programming idiom given in Fig. 8.11 in C-like syntax. We are unable to explain why this example is guaranteed not to happen if the two instructions on  $P_0$  are globally maintained e.g. by a lwsync barrier, because our semantics for the lwsync barrier is rather weak.

Consider indeed the PowerPC example we give in Fig. 8.12, which corresponds to the idiom of Fig. 8.11. The example given in Fig. 8.12 could, according to our Power model, exhibit the execution given in Fig. 8.13 since there is no cycle in  $\stackrel{\mathrm{ghb}}{\rightarrow}$ . Hence this behaviour is not forbidden by our model, though it is expected to be.

A per-processor view of the memory helps to explain why the example of Fig. 8.13 is guaranteed not to happen. Indeed, the definition of lwsync of the documentation (see Sec. 6.1.5.1) specifies (since the pair ((a), (b)) is a write-



Figure 8.13: Weakness of Our lwsync Semantics

write pair, hence applicable to lwsync) that "the memory barrier ensures that [(a)] will be performed with respect to any processor  $[\ldots]$  before [(b)] is performed with respect to that processor  $[\ldots]$ ." Hence the pair ((a),(b)) has to be seen in the same order by  $P_0$  and  $P_1$ , because there is a lwsync between (a) and (b). Therefore, if the read (c) on  $P_1$  reads 1 from the write (b) on  $P_0$ , then  $P_1$  has also seen the write (a) to x on  $P_0$ , hence we cannot have  $(d) \xrightarrow{fr} (a)$  as in Fig. 8.13.

We would like to reconcile our model and the one that is presented in the Power documentation, in the light of what we learnt during our experiment. However, even though our model should be further refined, this is a first non-trivial attempt towards the formalisation of the Power architecture. We consider this attempt as a success because the model, though a bit loose, has not been invalidated by our thorough experiment: at least it is a valid model. Moreover, our testing methodology can perfectly well be reused, and adapted if needed to the study of other architectures, as we sketched with the x86 example of Sec. 7.4, or to investigate further the Power architecture.

## Chapter 9

# Related Work

We present here some related work, either using the concept of relaxation or focusing on the testing of weak memory models. Finally, we present some studies of the Power architecture.

The framework we presented in Chap. 3 owes much to the concept of relaxation, as used in the documentations we consider formal (i.e. Alpha's and Sparc's), and presented in [AG95].

More generally, several papers on the design of abstract memory models use a similar concept, e.g. W. Collier's [Col92]. Moreover, it seems to me that the concept of relaxation is really well illustrated by litmus tests, as we tried to explain in this part of the manuscript. Hence, the Intel White Paper on memory ordering [int07] provides an informal memory model of the x86 architecture in terms of ten litmus tests, each of which illustrates one or several relaxations. Several other papers on memory models, both on hardware and software, illustrate their formalisation with such tests, e.g. [BA, ASb].

W. Collier's framework is, like ours, used to do model exploration *via* litmus tests—like we did with our experiment on the Power architecture. However, W. Collier's framework does not provide a way to generate tests systematically as we do.

A. Adir *et al.* 's model [AAS03] also provides a set of litmus tests to illustrate their formalisation of the Power architecture. However, their work does not include a systematic test generation, and, like W. Collier's, does not adress the cumulativity of barriers.

A recent work by S. Mador-Haim *et al.* describes a method for systematically generating litmus tests [MHAM]. However, their tests serve a different purpose. The goal is to distinguish two models by a given test: if the outcome of a test is observable on one model and not on the other, the two models are distinct. This may be used for example to highlight specification bugs: if the specification of an architecture can be distinguished from a machine with the same architecture, then either the specification is false,

or the machine has a bug. This can be related to the implementation error we found on Power 5: the **iriw** example distinguishes our Power model from the Power 5 implementation we tested.

# Part IV Synchronisation in Weak Memory Models

We know that an execution of a program running on a multiprocessor may not be an interleaving of its instructions, as it would be on a Sequentially Consistent (SC) architecture [Lam79]. Fortunately, a program running on a weak architecture may be constrained to behave as if it were running on a stronger one (e.g. SC) by synchronisation primitives.

Two approaches coexist: lock-based and lock-free synchronisation. Both ensure stability of a program: the program has no other executions than the ones valid on SC. Locks allow the programmer to ignore the details of the memory model, thanks to the data race free guarantee (DRF guarantee) proposed by S. Adve and M. Hill [AH], but are costly. On the other hand, lock-free techniques are efficient [Her], but require a detailed knowledge of the memory model. For instance, D. Shasha and M. Snir proposed the delay set analysis to ensure stability to a program by inserting barriers [SS].

We examine here how to force all the executions of a program running on a weak architecture  $A_1$  to be valid on a stronger one  $A_2$ , *i.e.* we examine when the following property holds for all executions (E, X) of a program (writing A. valid(E, X) when (E, X) is valid on the architecture A):

$$\mathsf{stable}_{\mathsf{A}_1,\mathsf{A}_2}(E,X) \triangleq (A_1 \cdot \mathsf{valid}(E,X) \Leftrightarrow A_2 \cdot \mathsf{valid}(E,X))$$

A program that is not stable is often considered as erroneous: for example, a program with data races may have non-SC behaviours. Hence, checking the stability of a program is a crucial step towards checking its correctness. Moreover, a precise study of the stability of a program can lead to optimisations, as we illustrate here. Indeed, the stability of a program can be naively enforced by placing synchronisation primitives everywhere; but using too much synchronisation can severely impair the performance of this program. Showing exactly where a program needs to be synchronised, *i.e.* how to make it stable, can help improve its performance.

Ideally, we want to examine the stability of a program by checking its executions on the strong architecture  $A_2$  only, because the executions on  $A_2$  are easier to reason about than on  $A_1$ , since they endure less relaxations. As a consequence, the design of a proof or an algorithm checking this property will be easier.

We provide in Sec. 10.1 a generic sufficient condition over the strong executions (i.e. the ones valid on  $A_2$ ) ensuring stability. To do so, we describe a class of synchronisation relations, the *covering* and *well-founded* relations. We show that if all the *conflicting* accesses of a given execution X valid on  $A_2$  are *arbitrated* by such a relation, then X is stable.

Hence, we propose a unifying approach to describe both lock-based and lock-free synchronisation. We instantiate this approach to produce a generalisation of the DRF guarantee in Sec. 10.2 and a novel dual result on barrier placement in Sec. 10.3, which we call the *lock-free quarantee*.

We illustrate these two guarantees by the study of Power's lock and read-modify-write primitives (e.g. test-and-set and compare-and-swap): we

propose in Sec. 10.4 a semantics for these primitives. We show that locks ensure the DRF guarantee, and that mapping certain loads to read-modify-write primitives coupled with non-cumulative barriers restores SC.

Moreover, we refine the data race free and lock-free guarantees in the style of [SS] in Sec. 11.1, in order to minimise the required amount of synchronisation. Finally, we show in Sec. 11.2 that it is necessary and sufficient to synchronise the *minimal cycles* of an execution valid on SC to ensure its stability. This gives a characterisation of the stable executions.

In the following, we consider the architecture  $A_2$  to be without barriers,  $i.e. \stackrel{\mathrm{ab_2}}{\to} = \emptyset$ . We write  $\stackrel{\mathrm{ghb_2}}{\to}$  for  $A_2$ .  $\mathrm{ghb}(E,X)$ . Moreover, although the definition of  $\mathrm{stable}_{\mathsf{A_1},\mathsf{A_2}}$  holds for any pair of architectures, we focus here on two architectures  $A_1$  and  $A_2$  such that  $A_1 \leq A_2$ .

# Chapter 10

# Synchronisation

Synchronisation idioms are used to *arbitrate conflicts* between accesses, *i.e.* to ensure that one out of two conflicting accesses occurs before the other.

## 10.1 Covering and well-founded relations

To formalise this notion, given an execution (E,X), we postulate an irreflexive conflict relation  $\stackrel{c}{\rightarrow}$ , such that  $\forall xy, x \stackrel{c}{\rightarrow} y \Rightarrow \neg(y \stackrel{po}{\rightarrow} x)$  and a synchronisation relation  $\stackrel{s}{\rightarrow}$  over its events. An execution (E,X) is covered when the pairs of  $\stackrel{c}{\rightarrow}$  are arbitrated by  $\stackrel{s}{\rightarrow}$ , which means that the conflicts gathered in  $\stackrel{c}{\rightarrow}$  are ordered by  $\stackrel{s}{\rightarrow}$ :

#### Definition 48 (Covered Execution)

$$\mathsf{covered}(E, X, \overset{\mathsf{c}}{\rightarrow}, \overset{\mathsf{s}}{\rightarrow}) \triangleq \forall xy, x \overset{\mathsf{c}}{\rightarrow} y \Rightarrow x \overset{\mathsf{s}}{\rightarrow} y \vee y \overset{\mathsf{s}}{\rightarrow} x$$

We define in the following a class of synchronisation relations which we show to ensure stability. We then illustrate two example synchronisations of this class, which lead us to a proof that a generalised DRF guarantee holds for the framework presented in Chap. 3, and a novel dual result on lock-free synchronisation, which we call the lock-free guarantee.

#### 10.1.1 Covering relations

We consider a relation  $\stackrel{s}{\to}$  to be *covering* when ordering by  $\stackrel{s}{\to}$  the conflicting accesses of an execution (E,X) valid on  $A_1$  guarantees the validity of (E,X) on  $A_2$ . This means that the chosen synchronisation  $\stackrel{s}{\to}$  arbitrates indeed enough conflicts in (E,X) to enforce a strong behaviour. We know by Thm. 2 that given an execution valid on  $A_1$  it is enough to enforce the acyclicity of  $\stackrel{\text{ghb}_2}{\to}$  to ensure the validity of the execution on  $A_2$ , hence we formalise the notion of covering as follows:



Figure 10.1: A program and a non-SC execution

#### Definition 49 (Covering Relation)

$$\mathsf{covering}(\overset{\mathrm{c}}{\to},\overset{\mathrm{s}}{\to}) \triangleq \forall EX, (A_1 \, . \, \mathsf{valid}(E,X) \land \\ \mathsf{covered}(E,X,\overset{\mathrm{c}}{\to},\overset{\mathrm{s}}{\to})) \Rightarrow \mathsf{acyclic}(A_2 \, . \, \mathsf{ghb}(E,X))$$

For example, the DRF guarantee [AH] stipulates in particular that if certain accesses (the *competing accesses*, defined in Sec. 10.2) of a given execution are ordered by a given synchronisation relation  $\stackrel{\text{sync}}{\rightarrow}$ , then this execution is SC. This means that  $\stackrel{\text{sync}}{\rightarrow}$  is covering w.r.t. the competing accesses.

#### 10.1.2 Well-founded relations

We consider a synchronisation relation to be *well founded* when each conflict it arbitrates on the strong architecture is arbitrated on the weaker one. This means that it is enough to arbitrate the conflicts on the strong executions of a program to ensure that every execution of this program will be strong, even if it is running on a weak architecture.

Formally, we define a synchronisation relation to be well founded when, given an uncovered execution (E, X) valid on  $A_1$ , one can build an uncovered execution Y associated with the same event structure E and valid on  $A_2$ :

#### Definition 50 (Well-Founded Synchronisation)

$$\begin{split} \mathsf{wf}(\overset{\mathrm{c}}{\to},\overset{\mathrm{s}}{\to}) &\triangleq \forall EX, \\ &\left(A_1 \cdot \mathsf{valid}(E,X) \land \neg(\mathsf{covered}(E,X,\overset{\mathrm{c}}{\to},\overset{\mathrm{s}}{\to}))\right) \Rightarrow \\ &\left(\exists Y,A_2 \cdot \mathsf{valid}(E,Y) \land \neg(\mathsf{covered}(E,Y,\overset{\mathrm{c}}{\to},\overset{\mathrm{s}}{\to}))\right) \end{split}$$

This means that given a conflicting pair (x, y) unarbitrated by  $\xrightarrow{s}$  in an execution (E, X) on a weak architecture  $A_1$ , if (x, y) is also conflicting in an

execution (E, Y) on a stronger architecture  $A_2$ , then (x, y) is unarbitrated by  $\stackrel{s}{\to}$  in (E, Y). In other words, this means that the conflicting accesses to arbitrate stay the same from one architecture to another. This will allow us to check these conflicting accesses on the strong executions only.

For example, the competing accesses of the DRF guarantee are accesses to the same location, from distinct processors, such that one of them at least is a write. If we have an execution (E, X) where two such competing accesses are not arbitrated by a lock for example, then we can build a SC execution containing the same accesses, where they will not be arbitrated by a lock either. This means that the synchronisation relation induced by the locks is well-founded w.r.t. the competing accesses.

Finally, we show that if a well-founded synchronisation relation covers any execution valid on  $A_2$  then any execution is stable:

#### Theorem 8 (Well-founded and covering ensure stability)

$$\begin{array}{c} \forall \stackrel{\mathrm{c}}{\rightarrow} \stackrel{\mathrm{s}}{\rightarrow}, \mathsf{wf}(\stackrel{\mathrm{c}}{\rightarrow}, \stackrel{\mathrm{s}}{\rightarrow}) \wedge \mathsf{covering}(\stackrel{\mathrm{c}}{\rightarrow}, \stackrel{\mathrm{s}}{\rightarrow}) \Rightarrow \\ ((\forall EX, A_2 \,.\, \mathsf{valid}(E, X) \Rightarrow \mathsf{covered}(E, X)) \Rightarrow \\ (\forall EX, \mathsf{stable}_{\mathsf{A}_1, \mathsf{A}_2, (}E, X))) \end{array}$$

**Proof** Let E be an event structure; suppose that any associated execution (E, X) valid on  $A_2$  is covered. Let us show that in this case, any execution (E, X) is stable, i.e.  $A_1 \cdot \mathsf{valid}(E, X) \Leftrightarrow A_2 \cdot \mathsf{valid}(E, X)$ . The converse way  $A_2 \cdot \mathsf{valid}(E, X) \Rightarrow A_1 \cdot \mathsf{valid}(E, X)$  is given by Thm. 1, since  $A_1$  is weaker than  $A_2$ .

Conversely, suppose (E,X) valid on  $A_1$ . If (E,X) is covered, since  $\stackrel{s}{\rightarrow}$  is covering, we know by definition that (E,X) is valid on  $A_2$ . If (E,X) is uncovered, since  $\stackrel{s}{\rightarrow}$  is well-founded, we know by definition that there exists an execution Y associated with E, valid on  $A_2$  and uncovered. But this contradicts our hypothesis that any execution associated with E and valid on  $A_2$  is covered.

This result means that, provided a well-founded and covering synchronisation relation, it is enough to arbitrate the conflicts occurring in all the strong executions in order to ensure stability. In other words, this means that we only have to reason on the strong executions of a program to ensure that this program behaves as if it were running on a strong architecture, typically SC.

## 10.2 DRF guarantee

We propose here a first example of covering relation, leading to a proof that a generalised DRF guarantee holds for each instance of the framework of Chap. 3.

#### 10.2.1 Competing accesses

We follow the DRF<sub>0</sub> model of [AH], where two events are *competing* if they are from two distinct processors, relative to the same location, and one of them at least is a write:

#### Definition 51 (Competing Accesses)

$$m_1 \overset{\mathrm{c}_{\mathrm{drf}}}{\leftrightarrow} m_2 \quad \triangleq \quad \mathsf{proc}(m_1) \neq \mathsf{proc}(m_2) \wedge \mathsf{loc}(m_1) = \mathsf{loc}(m_2) \wedge \\ (m_1 \in \mathbb{W} \vee m_2 \in \mathbb{W})$$

Consider the program given in Fig. 10.1(a): the read (a) from x on  $P_0$  competes with the write (d) to x on  $P_1$ . Similarly, the write (b) to y on  $P_0$  and the read (c) from y on  $P_1$  are competing.

**Synchronisation** We postulate a relation  $\stackrel{\text{sync}}{\to}$  over  $\mathbb{E}$  compatible with  $\stackrel{\text{com}}{\to}$ , and define our synchronisation relation as the transitive closure of  $\stackrel{\text{sync}}{\to} \cup \stackrel{\text{po}}{\to}$ , *i.e.* the *happens-before* of [AH]:

#### Definition 52 (Lock-Based Synchronisation)

$$\stackrel{\mathrm{S}_{\mathrm{drf}}}{\to} \stackrel{\triangle}{\to} \left(\stackrel{\mathrm{sync}}{\to} \cup \stackrel{\mathrm{po}}{\to}\right)^+$$

This synchronisation relation corresponds for example to the order induced by locks on competing accesses. For example in Fig. 10.1(a), this corresponds to placing locks to a variable  $\ell_1$  on the accesses (a) and (d) relative to x, in which case we have  $(d) \stackrel{\text{sync}}{\rightarrow} (a)$ , and locks to a different variable  $\ell_2$  on the accesses (b) and (c) relative to y, i.e.  $(b) \stackrel{\text{sync}}{\rightarrow} (c)$ .

Finally, an execution is covered in the DRF sense if all the competing pairs are arbitrated by  $\xrightarrow{s_{drf}}$ :

#### Definition 53 (DRF Covered)

$$\mathsf{covered}_{\mathsf{DRF}}(X) \ \stackrel{\triangle}{=} \ \forall xy, x \overset{\mathsf{c}_{\mathsf{drf}}}{\leftrightarrow} y \Rightarrow x \overset{\mathsf{s}_{\mathsf{drf}}}{\to} y \lor y \overset{\mathsf{s}_{\mathsf{drf}}}{\to} x$$

#### 10.2.2 Synchronising competing accesses in a weak execution

Consider the example in Fig. 10.1(a), and suppose that we have placed locks to  $\ell_1$  on the accesses (a) and (d) relative to x (i.e.  $(d) \xrightarrow{\text{sync}} (a)$ ), and locks to  $\ell_2$  on the accesses (b) and (c) relative to y (i.e.  $(b) \xrightarrow{\text{sync}} (c)$ ). Hence we have a cycle in  $\xrightarrow{\text{sync}} \cup \xrightarrow{\text{po}} (a) \xrightarrow{\text{po}} (b) \xrightarrow{\text{sync}} (c) \xrightarrow{\text{po}} (d) \xrightarrow{\text{sync}} (a)$ . If we have the guarantee that  $\xrightarrow{\text{sync}}$  is compatible with  $\xrightarrow{\text{po}} (i.e. \xrightarrow{\text{sync}} \cup \xrightarrow{\text{po}} \text{is acyclic})$ , then this cycle is forbidden, which forbids the execution of Fig. 10.1(b).

Indeed, we show that if  $\stackrel{\mathbf{s}_{\mathrm{drf}}}{\longrightarrow}$  is irreflexive (i.e.  $\stackrel{\mathrm{sync}}{\longrightarrow} \cup \stackrel{\mathrm{po}}{\longrightarrow}$  acyclic), then  $\stackrel{\mathbf{s}_{\mathrm{drf}}}{\longrightarrow}$  is covering:

## Lemma 10 (An irreflexive $\stackrel{\text{S}_{drf}}{\rightarrow}$ is covering)

$$\mathsf{irreflexive}(\overset{s_{\mathrm{drf}}}{\to}) \Rightarrow \mathsf{covering}(\overset{c_{\mathrm{drf}}}{\leftrightarrow},\overset{s_{\mathrm{drf}}}{\to})$$



Figure 10.2: SC executions for the test of Fig. 10.1(a)

**Proof** Let (E,X) be valid on  $A_1$  and covered. Suppose by contradiction that there is a cycle in  $\stackrel{\text{ghb}_2}{\rightarrow}$ , which is by definition a cycle in  $\stackrel{\text{ws}}{\rightarrow} \cup \stackrel{\text{fr}}{\rightarrow} \cup \stackrel{\text{ppo}_2}{\rightarrow} \cup \stackrel{\text{ppo}_2}{\rightarrow}$ . The events in  $\stackrel{\text{ws}}{\rightarrow}$ ,  $\stackrel{\text{fr}}{\rightarrow}$  or  $\stackrel{\text{rf}}{\rightarrow}$  and from distinct processors are competing. Since (E,X) is covered,  $\stackrel{\text{sync}}{\rightarrow}$  orders the competing accesses according to  $\stackrel{\text{com}}{\rightarrow}$ . The remaining events in  $\stackrel{\text{com}}{\rightarrow}$  belong to the same processor, hence are in  $\stackrel{\text{po}}{\rightarrow}$  by uniproc. Moreover, we know  $\stackrel{\text{ppo}_2}{\rightarrow} \subseteq \stackrel{\text{po}}{\rightarrow}$ . Hence a cycle in  $\stackrel{\text{ws}}{\rightarrow} \cup \stackrel{\text{fr}}{\rightarrow} \cup \stackrel{\text{grf}_2}{\rightarrow} \cup \stackrel{\text{ppo}_2}{\rightarrow}$  is a cycle in  $\stackrel{\text{sync}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow}$ , which contradicts the irreflexivity of  $\stackrel{\text{sdrf}}{\rightarrow}$ .

This means that if we synchronise the competing accesses of a weak execution (e.g. in Fig. 10.1(b)), (a) and (d) on the one hand and (b) and (c) on the other hand) then this execution is either valid on  $A_2$ , or forbidden on  $A_1$ .

#### 10.2.3 DRF guarantee

We now refine this result: we show that it is enough to synchronise the competing accesses of all the strong executions to ensure that there cannot be any weak execution.

Indeed, the DRF guarantee of [AH] stipulates that if the competing accesses  $(i.e. \overset{\text{c}_{\text{drf}}}{\leftrightarrow})$  of the SC executions of a given program are arbitrated by  $(\overset{\text{sync}}{\rightarrow} \cup \overset{\text{po}}{\rightarrow})^+$  (i.e. by  $\overset{\text{s}_{\text{drf}}}{\rightarrow})$ , then there can be no other executions. We generalise this to any  $A_1 \leq A_2$ :

#### Definition 54 (DRF Guarantee from $A_1$ to $A_2$ )

$$A_1 \cdot \operatorname{drfg}(A_2) \triangleq (\forall EX, A_2 \cdot \operatorname{valid}(E, X) \Rightarrow \operatorname{covered}_{\operatorname{DRF}}(E, X)) \Rightarrow (\forall EX, \operatorname{stable}_{A_1, A_2, (}E, X))$$

We showed in Lem. 10 that  $\stackrel{s_{drf}}{\rightarrow}$  is covering if it is irreflexive. Hence Thm. 8 ensures that, if  $\stackrel{s_{drf}}{\rightarrow}$  is irreflexive and well-founded, our generalised DRF guarantee holds:

#### Corollary 6 (Irreflexivity of $\stackrel{s_{drf}}{\rightarrow}$ ensures stability)

$$\forall A_1 \leq A_2, \mathsf{wf}(\overset{c_{\mathrm{drf}}}{\leftrightarrow},\overset{s_{\mathrm{drf}}}{\rightarrow}) \land \mathsf{irreflexive}(\overset{s_{\mathrm{drf}}}{\rightarrow}) \Rightarrow A_1 \text{ . } \mathrm{drfg}(A_2)$$

This means that we only have to synchronise the competing accesses of all the strong executions of a program to ensure its stability. Consider again the test given in Fig. 10.1(a). We give in Fig. 10.2 the additional executions of this test. They are valid on SC since they do not exhibit any cycle in SC. ghb  $(i.e. \text{ in } \stackrel{\text{com}}{\to} \cup \stackrel{\text{po}}{\to})$ . Cor. 6 shows that it is enough to arbitrate the competing accesses of the SC executions of Fig. 10.2 to prevent the non-SC execution of Fig. 10.1(b) from happening. Hence in Fig. 10.2, we have to order (a) and (d) on the one hand and (b) and (c) on the other hand. The pairs to be arbitrated are the same as in Fig. 10.1(b). However, we only had to examine the SC executions to ensure that there can be no other execution but those ones.

## 10.3 Lock-free guarantee

We give here another example of covering relation, relative to lock-free synchronisation.

#### 10.3.1 Fragile pairs

We saw in Chap. 3 that two architectures  $A_1 \leq A_2$  can be distinguished according to their preserved program order (*i.e.* which pairs in  $\stackrel{\text{po}}{\rightarrow}$  they maintain in this order for every processor involved), and their policy w.r.t. store atomicity (*i.e.* which writes are considered to be committed to memory as soon as they are issued). Hence, a same program can exhibit different executions on  $A_1$  and  $A_2$  for two reasons.

First, if the program involves a pair (x, y) of events that are maintained in program order on  $A_2$  (i.e.  $x \stackrel{\text{ppo}_2}{\to} y$ ) but not on  $A_1$  (i.e.  $\neg(x \stackrel{\text{ppo}_1}{\to} y)$ ). For example in Fig. 10.1(b), the read (a) from x on  $P_0$  is in program order with the write (b) to y on  $P_0$ , i.e. (a)  $\stackrel{\text{po}}{\to}$  (b). Hence on a strong architecture  $A_2$  such as SC where  $\stackrel{\text{ppo}_2}{\to} \stackrel{\text{po}}{\to}$ , we have (a)  $\stackrel{\text{ppo}_2}{\to}$  (b). On a weak architecture  $A_1$  such as Power, where the read-write pairs in program order are not maintained, we have  $\neg((a) \stackrel{\text{ppo}_1}{\to} (b))$ .

Second, if the program involves a read reading from a write that is considered atomic on  $A_2$  but not on  $A_1$ . For example in Fig. 10.1(b), the read (a) from x on  $P_0$  reads from the write (d) to x on  $P_1$ , via an external read-from map (since (a) and (d) belong to different processors). Hence we have  $(d) \xrightarrow{\text{rfe}} (a)$ . On a strong architecture  $A_2$  such as SC where the writes are atomic,  $i.e. \xrightarrow{\text{grf}} = \xrightarrow{\text{rf}}$ , we have  $(d) \xrightarrow{\text{grf}} (a)$ . On a weak architecture  $A_1$  such as Power, which relaxes store atomicity, we have  $\neg((d) \xrightarrow{\text{grf}} (a))$ 

We consider such differences between architectures as conflicts, and formalise this notion as follows. We consider that two events form a *fragile* pair if they are maintained in the program order on  $A_2$ , and either they are not maintained in the program order on  $A_1$ , or the first event reads from a

write that is atomic on  $A_2$  but not on  $A_1$ . We call such reads fragile reads and define them as follows ( $\stackrel{r_{2\backslash 1}}{\rightarrow} \stackrel{\triangle}{\rightarrow} \stackrel{r_2}{\rightarrow} \stackrel{r_1}{\rightarrow}$  being the set difference):

#### Definition 55 (Fragile Read)

$$\mathsf{fragile}(r) \triangleq \exists w, w \stackrel{\mathsf{grf}_2 \setminus 1}{\to} r$$

Finally, we define the conflicting pairs  $\stackrel{c_{1f}}{\rightarrow}$  as the fragile pairs:

#### Definition 56 (Fragile Pairs)

$$m_1 \overset{\mathrm{c_{lf}}}{\to} m_2 \ \overset{\triangle}{\to} \ m_1 \overset{\mathrm{ppo_2}}{\to} m_2 \wedge \left( \neg (m_1 \overset{\mathrm{ppo_1}}{\to} m_2) \vee \mathsf{fragile}(m_1) \right)$$

For example, in Fig. 10.1(b), the read (a) from x on  $P_0$  is fragile on an architecture  $A_1$  relaxing store atomicity, since it reads from the write (d) to x on  $P_1$  via a  $\stackrel{\mathrm{rf}}{\to}$  that is not global. Suppose that  $A_2$  preserves the read-write pairs: in this case the events (a) and (b) form a fragile pair on  $P_0$ , since they are in  $\stackrel{\text{ppo}_2}{\rightarrow}$  and (a) is a fragile read. Similarly, the events (c) and (d) on  $P_1$ form a fragile pair.

#### 10.3.2Synchronising fragile pairs in a weak execution

An execution is covered if the fragile pairs are arbitrated by a synchronisation relation  $\stackrel{s_{1f}}{\rightarrow}$ :

#### Definition 57 (LF Covered)

$$\mathsf{covered}_{\mathsf{LF}}(X) \triangleq \forall xy, x \overset{\mathsf{c}_{\mathsf{lf}}}{\to} y \Rightarrow x \overset{\mathsf{s}_{\mathsf{lf}}}{\to} y \lor y \overset{\mathsf{s}_{\mathsf{lf}}}{\to} x$$

This synchronisation relation corresponds intuitively to the order induced by placing barriers between the events of the fragile pairs. For example in Fig. 10.1(b), this corresponds to placing a barrier between (c) and (d) on  $P_1$ , in which case we have (c)  $\xrightarrow{\mathrm{S}_{\mathrm{lf}}}$  (d), and another barrier between (a) and (b) on  $P_0$ , in which case we have (a)  $\xrightarrow{\mathrm{S}_{\mathrm{lf}}}$  (b). Hence we have a cycle in  $\begin{array}{c} \overset{\text{S}_{\text{lf}}}{\to} \cup \overset{\text{rf}}{\to} (d) \overset{\text{rfe}}{\to} (a) \overset{\text{s}_{\text{lf}}}{\to} (b) \overset{\text{rfe}}{\to} (c) \overset{\text{s}_{\text{lf}}}{\to} (d). \text{ If we have the guarantee that } \overset{\text{s}_{\text{lf}}}{\to} (c) \overset{\text{s}_{\text{lf}}}{\to} (c)$ 

## Lemma 11 (A $\stackrel{\text{S}_{1f}}{\rightarrow}$ compatible with $\stackrel{\text{ghb}_1}{\rightarrow}$ is covering)

$$\begin{array}{c} \mathsf{acyclic}(\stackrel{s_{lf}}{\to} \cup \stackrel{grf_2}{\to}) \land \mathsf{acyclic}(\stackrel{s_{lf}}{\to} \cup \stackrel{ppo_2}{\to}) \land \\ \mathsf{acyclic}(\stackrel{s_{lf}}{\to} \cup \stackrel{ghb_1}{\to}) \land \mathsf{AC}(\stackrel{s_{lf}}{\to}, \stackrel{grf_2 \land 1}{\to}) \Rightarrow \mathsf{covering}(\stackrel{c_{lf}}{\to}, \stackrel{s_{lf}}{\to}) \end{array}$$

**Proof** Consider an execution (E,X) valid on  $A_1$  and covered. Suppose by contradiction that there is a cycle in  $\stackrel{\mathrm{ghb}_2}{\to}$ , which is by definition a cycle in  $\stackrel{\mathrm{ws}}{\to} \cup \stackrel{\mathrm{fr}}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{ws}}{\to} \stackrel{\mathrm{fr}}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{ms}}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{sif}}{\to} \cup \stackrel{\mathrm{sif}}{\to} \cup \stackrel{\mathrm{sif}}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{sif}}{\to} \cup \stackrel{\mathrm{sif}}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{ppo}_2}{\to} \cup \stackrel{\mathrm{sif}}{\to} \cup \stackrel$ 

This means that if we place such barriers between the fragile pairs of a weak execution  $(e.g.\ (a)$  and (b) on  $P_0$  and (c) and (d) on  $P_1$ ), then this execution is either valid on  $A_2$ , or forbidden on  $A_1$ . We prove this result under the name *Barrier guarantee* in [AMSS].

## 10.3.3 Application to the Semantics of Barriers

This means that if there is an A-cumulative barrier after each fragile read and a non-cumulative barrier between each remaining fragile pair of an execution X valid on  $A_1$ , then X is valid on  $A_2$ . For example in the execution depicted in Fig. 10.1, we need an A-cumulative barrier between (a) and (b) on  $P_0$  and between (c) and (d) on  $P_1$ .

#### 10.3.3.1 Barriers Placement

We define the semantics and placement in the code that barriers should have to restore a stronger model from a weaker one. We define the predicate fb (fully barriered) on  $A_1 \leq A_2$ :

#### Definition 58 (Fully Barriered Execution)

$$A_1 \text{. fb}_{A_2}(X) \ \triangleq \ \left((\overset{\text{ppo}_2 \setminus 1}{\to}) \cup (\overset{\text{grf}_2 \setminus 1}{\to}; \overset{\text{ppo}_2}{\to})\right) \subseteq \overset{\text{ab}_1}{\to}$$

The fb predicate provides an insight to the strength that the barriers of the architecture  $A_1$  should have to restore the stronger  $A_2$ . They should:

- 1. restore the pairs that are preserved in the program order on  $A_2$  and not on  $A_1$ , which is a static property;
- 2. compensate for the fact that some writes may not be globally performed at once on  $A_1$  while they are on  $A_2$ , which we model by (some subrelation of)  $\stackrel{\text{rf}}{\rightarrow}$  not being global on  $A_1$  while it is on  $A_2$ ; this is a dynamic property.

We prove indeed that the above condition on  $\stackrel{\mathrm{ab}_1}{\longrightarrow}$  restores  $A_2^{\epsilon}$  from  $A_1$ :

#### Theorem 9 (Barriers Placement)

$$\forall A_1 A_2, (A_1 \leq A_2) \Rightarrow (\forall X, A_1 \cdot \mathsf{valid}(X) \land A_1 \cdot \mathsf{fb}_{A_2}(X) \Rightarrow A_2^{\epsilon} \cdot \mathsf{valid}(X))$$

| iriw                                     |                         |                      |                        |  |
|------------------------------------------|-------------------------|----------------------|------------------------|--|
| $P_0$                                    | $P_1$                   | $P_2$                | $P_3$                  |  |
| $(a)  \mathtt{r1} \leftarrow \mathtt{x}$ | $(c)$ r2 $\leftarrow$ y | $(e) x \leftarrow 1$ | $(f)$ y $\leftarrow$ 2 |  |
| fence                                    | fence                   |                      |                        |  |
| $(b)$ r2 $\leftarrow$ y                  | $(d)$ r1 $\leftarrow$ x |                      |                        |  |

Observed? 0:r1=1; 0:r2=0; 1:r2=2; 1:r1=0;

Figure 10.3: The **iriw** Example

**Proof** Let X be an execution valid on  $A_1$ . Suppose  $A_1$  fb $_{A_2}(X)$ ; let us show that X is valid on  $A_2$ . By definition,  $\stackrel{\text{ab}_1}{\rightarrow}$  is compatible with  $\stackrel{\text{ghb}_1}{\rightarrow}$  since included in it. Moreover, under the fully barriered hypothesis,  $\stackrel{\text{ab}_1}{\rightarrow}$  is A-cumulative. Hence, by Lem. 11,  $\stackrel{\text{ab}_1}{\rightarrow}$  is covering. Moreover, the fully barriered hypothesis ensures that X is covered by  $\stackrel{\text{ab}_1}{\rightarrow}$ . Hence, by the definition of covering, if X is valid on  $A_1$  then it is valid on  $A_2$ .

The static property of barriers is expressed by the condition  $\stackrel{\text{ppo}_2\setminus 1}{\to} \subseteq \stackrel{\text{ab}_1}{\to}$ . A barrier provided by  $A_1$  should ensure that the events generated by a same processor are globally performed in program order if they are on  $A_2$ . In this case, it is enough to insert a barrier between the instructions that generate these events.

The dynamic property of barriers is expressed by the more involved condition  $(\stackrel{\text{grf}_{2\backslash 1}}{\longrightarrow}; \stackrel{\text{ppo}_2}{\longrightarrow}) \subseteq \stackrel{\text{ab}_1}{\longrightarrow}$ . A barrier provided by  $A_1$  should ensure store atomicity to the write events that have this property on  $A_2$ .

Thm. 9 states that, to restore  $A_2$  from  $A_1$ , it suffices to insert an A-cumulative barrier between each pair of instructions such that the first one in the program order reads from a write which is to be globally performed on  $A_2$  but is not on  $A_1$ .

Yet, it is enough to have  $w \stackrel{\mathrm{ab_1}}{\to} r$  whenever  $w \stackrel{\mathrm{grf_2} \setminus 1}{\to} r$  holds to restore store atomicity, *i.e.* a barrier ensuring that  $\stackrel{\mathrm{rf}}{\to}$  is global. But then a processor holding such a barrier placed after r would wait until w is globally performed, then read again to ensure that r is globally performed after w. Our requirement is less costly: when  $w \stackrel{\mathrm{rf}}{\to} r \stackrel{\mathrm{po}}{\to} m$ , where r may not be globally performed after w is, inserting a barrier instruction between the instructions generating r and m only forces the processor generating r and m to delay m until w is globally performed.

**Restoring** SC Thm. 9 shows that inserting an A-cumulative barrier between all  $\stackrel{\text{po}}{\to}$  pairs restores SC:

Corollary 7 (Barriers Restoring SC)

$$\forall A~X, (A~.~\mathsf{valid}(X) \land \mathsf{AC}(\overset{\mathrm{po}}{\rightarrow}, \overset{\mathrm{rf}}{\rightarrow})) \Rightarrow SC~.~\mathsf{valid}(X)$$

Consider e.g. the **iriw** test depicted in Fig. 10.3. The specified outcome may be the result of a non-SC execution on a weak architecture in the

absence of barriers. Our A-cumulative barrier forbids this outcome, as shown in Fig. 10.4: if placed between each pair of reads on  $P_0$  and  $P_1$ , not only does it prevent their reordering, but also ensures that the write (e) on  $P_2$  (resp. (y)  $P_3$ ) is globally performed before the second read (b) on  $P_0$  (resp. (d) on  $P_1$ ).

#### 10.3.3.2 Weak Barrier Placement

We refine the study for two architectures that share the same store relaxation policy (e.g. Sparc TSO and PSO).

When two architectures  $A_1$  and  $A_2$  have the same policy w.r.t. the store atomicity and store buffer relaxations, which we model by  $\stackrel{\text{gr}f_1}{\rightarrow} = \stackrel{\text{gr}f_2}{\rightarrow}$ , there is no need for a barrier as powerful as above to restore  $A_2$  from  $A_1$ : a barrier that only orders the events that surround it statically—that is, a non cumulative barrier, which action we model by non-cumul $(X, \stackrel{\text{fenced}}{\rightarrow}) \triangleq \stackrel{\text{fenced}}{\rightarrow}$ —is enough. Consider the wfb predicate, which states that the barriers provided by  $A_1$  maintain the pairs that are preserved in the program order on  $A_2$  but not on  $A_1$ :

#### Definition 59 (Weakly Fully Barriered Execution)

$$A_1$$
. wfb $_{A_2}(X) \triangleq \stackrel{\operatorname{ppo}_2 \setminus 1}{\to} \subseteq \stackrel{\operatorname{ab}_1}{\to}$ 

The same guarantee applies if  $A_2$  hinders the store buffer relaxation by its preserved program order, *i.e.* when  $\stackrel{\text{rfi}}{\rightarrow} \subseteq \stackrel{\text{ppo}_2}{\rightarrow}$ —which is particular to SC:

#### Theorem 10 (Non-Cumulative Barriers Placement)

$$\forall A_1 A_2, ((A_1 \leq A_2) \land (\overset{\operatorname{grf}_1}{\rightarrow} = \overset{\operatorname{grf}_2}{\rightarrow} \lor (\overset{\operatorname{rfi}}{\rightarrow} \subseteq \overset{\operatorname{ppo}_2}{\rightarrow}))) \Rightarrow$$

$$(\forall X, A_1 \cdot \mathsf{valid}(X) \land A_1 \cdot \mathsf{wfb}_{A_2}(X) \Rightarrow A_2^{\epsilon} \cdot \mathsf{valid}(X))$$

**From** TSO **to** SC As  $\stackrel{\text{rfe}}{\rightarrow}$  are global in both TSO and SC, and SC hinders the store buffering relaxation by its  $\stackrel{\text{ppo}}{\rightarrow}$  definition, it suffices by Thm. 10 to fence all pairs in  $\stackrel{\text{ppo-sc}}{\rightarrow} \setminus \stackrel{\text{ppo-tso}}{\rightarrow} = \text{WR}$  (where  $\text{WR} \triangleq (\mathbb{W} \times \mathbb{R}) \cap \stackrel{\text{po}}{\rightarrow}$ ) to restore SC from TSO:

#### Corollary 8 (Barriers Restoring SC From TSO)

$$\forall X, (TSO. \mathsf{valid}(X) \land \mathsf{NC}(\mathsf{WR})) \Rightarrow SC. \mathsf{valid}(X)$$



Figure 10.4: Study Of iriw With A-Cumulative Barriers

From PSO to  $TSO^{\epsilon}$  We comment here on the two definitions of PSO given in Sparc documentations [spa94a]. TSO and PSO agree on both the store atomicity and the store buffering relaxations (see Sec. 4.2.2.2 and 4.2.2.3), which allows us to apply Thm. 10:  $TSO^{\epsilon}$  is restored from PSO by inserting non-cumulative barriers between all  $\stackrel{\text{ppo-pso}}{\longrightarrow} \bigvee_{i=1}^{i} \bigvee_{j=1}^{i} \bigvee_{i=1}^{i} \bigvee_{j=1}^{i} \bigvee$ 

The specification of Total Store Order (TSO) is that of Partial Store Order (PSO) with the additional requirement that all memory transactions with store semantics are followed by an implied MEMBAR [i.e. memory barrier] #StoreStore.

#### 10.3.4 Lock-free guarantee

We now refine this result: we show that we only have to check the barriers' placement on all the executions valid on  $A_2$  (instead of  $A_1$  in Thm. 9).

We define the lock-free guarantee to stipulate that if all the fragile pairs of the executions valid on  $A_2$  are arbitrated by  $\stackrel{\text{s}_{\text{if}}}{\rightarrow}$ , then there is no other execution:

#### Definition 60 (Lock-Free Guarantee)

$$\begin{split} A_1 \operatorname{.lfg}(A_2) &\triangleq \\ & (\forall EX, A_2 \operatorname{.valid}(E, X) \Rightarrow \mathsf{covered}_{\mathsf{LF}}(E, X)) \Rightarrow \\ & (\forall EX, \mathsf{stable}_{\mathsf{A}_1, \mathsf{A}_2, (}E, X)) \end{split}$$

We have shown in Lem. 11 that a  $\xrightarrow{s_{1f}}$  which is A-cumulative and compatible with  $\xrightarrow{grf_2}$ ,  $\xrightarrow{ppo_2}$  and  $\xrightarrow{ghb_1}$ , is covering. Hence Thm. 8 ensures that if  $\xrightarrow{s_{1f}}$ 

| Name              | Code           | Comment                                                                                         |  |
|-------------------|----------------|-------------------------------------------------------------------------------------------------|--|
| plain load        | lwz r1,0,r2    | loads into r1 from the address in r2                                                            |  |
| plain store       | stw r1,0,r2    | stores from r1 into the address in r2                                                           |  |
| load reserve      | lwarx r1,0,r2  | loads from the address in r2 into r1 and reserves the address in r2                             |  |
| store conditional | stwcx. r1,0,r2 | checks if the address in r2 is reserved; if so, stores from r1 into this address; if not, fails |  |
| branch not equal  | bne L          | branches to L if condition code register (CRO) encodes disequality                              |  |
| compare           | cmpw r4, r6    | compares values in r4 and r6 and stores result into CRO                                         |  |
| isync             | isync          | when placed after a bne, forms a RW, RR non-cumulative barrier                                  |  |
| lwsync            | lwsync         | RW, RR, WW A- and B-cumulative barrier                                                          |  |
| sync              | sync           | RW, RR, WW, WR A- and B-cumulative barrier                                                      |  |

Figure 10.5: Table of the Power assembly instructions used in this chapter satisfies these properties and is well-founded, our lock-free guarantee holds:

## Corollary 9 (Compatibility of $\stackrel{s_{1f}}{\rightarrow}$ with $A_1$ ensures stability)

$$\mathsf{wf}(\overset{c_{\mathrm{lf}}}{\to},\overset{s_{\mathrm{lf}}}{\to}) \land \mathsf{acyclic}(\overset{s_{\mathrm{lf}}}{\to} \cup \overset{grf_2}{\to}) \land \mathsf{acyclic}(\overset{s_{\mathrm{lf}}}{\to} \cup \overset{ppo_2}{\to}) \land \\ \mathsf{acyclic}(\overset{s_{\mathrm{lf}}}{\to} \cup \overset{ghb_1}{\to}) \land \mathsf{AC}(\overset{grf_2}{\to},\overset{s_{\mathrm{lf}}}{\to}) \Rightarrow A_1 . \ \mathrm{lfg}(A_2)$$

This states that it is enough to place barriers in an execution (E, X) valid on  $A_2$ , between each pair of  $\stackrel{\text{ppo}_2 \setminus 1}{\longrightarrow}$  and after each read reading from a write that should be atomic on  $A_2$  but is not on  $A_1$ . For example in Fig. 10.2(b), we have to place an A-cumulative barrier between (c) and (d) on  $P_1$  and a non-cumulative one between (a) and (b) on  $P_0$ . In Fig. 10.2(c), we have to place two non-cumulative barriers, one between (a) and (b) on  $P_0$  and another one between (c) and (d) on  $P_1$ . This ensures that there can be no other execution but the SC ones depicted in Fig. 10.2. Once again, the pairs to be arbitrated are the same as in Fig. 10.1(b), but we only had to examine the SC executions to find them.

## 10.4 Synchronisation idioms

We examine here the semantics of some synchronisations primitives. We study the locks and read-modify-writes as described in Power's documentation [pow09]. We show that these constructs ensure a SC behaviour to Power programs, as they induce covering relations. We give a table of the instructions in Fig. 10.5.

```
loop: (a_1) lwarx r1,0,r5 [\ldots] (a_2) stwcx. r2,0,r5 (b) bne loop
```

Figure 10.6: A generic read-modify-write in Power assembly

#### 10.4.1 Atomicity

Fig. 10.6 gives a generic Power read-modify-write. In between the lwarx  $(a_1)$  and the stwcx.  $(a_2)$ , the code is left to the choice of the programmer, supposing there are no other lwarx and stwcx. between  $(a_1)$  and  $(a_2)$ . The lwarx  $(a_1)$  loads from its source address (in register r5) and reserves it. Any subsequent store to the reserved address from another processor and any subsequent lwarx from the same processor invalidates the reservation. The stwcx.  $(a_2)$  checks if the reservation is still valid; if so, it is said to be successful: it stores into the reserved address and the code exits the loop. Otherwise, the stwcx. does not perform any store and the code loops. Thus these instructions ensure atomicity to the operations they surround, as no other processor can write to the reserved location between the lwarx and the successful stwcx..

We distinguish the read and write events issued by such instructions from the plain ones: we write  $\mathbb{R}^*$  (resp.  $\mathbb{W}^*$ ) for the subset of  $\mathbb{R}$  (resp.  $\mathbb{W}$ ) issued by a lwarx (resp. a successful stwcx.), and define an atomic pair as follows:

#### Definition 61 (Atomic pair)

```
\begin{split} \mathsf{atom}(r, w, \ell) &\triangleq r \in \mathbb{R}^* \land w \in \mathbb{W}^* \land \mathsf{loc}(r) = \mathsf{loc}(w) = \ell \land \\ r &= \max_{\overset{\text{po}}{\longrightarrow}} (\{m \mid m \in (\mathbb{R}^* \cup \mathbb{W}^*) \land m \overset{\text{po}}{\longrightarrow} w\}) \land \\ \neg (\exists w', \mathsf{proc}(w') \neq \mathsf{proc}(r) \land \mathsf{loc}(w') = \ell \land r \overset{\text{fr}}{\longrightarrow} w' \overset{\text{ws}}{\longrightarrow} w) \end{split}
```

Thus two events r and w form an atomic pair w.r.t. a location  $\ell$  if:

- w was issued by a successful stwcx. to  $\ell$ , and
- r was issued by the last lwarx (in  $\xrightarrow{po}$ ) from  $\ell$  before the stwcx. that issued w, and
- no other processor wrote to  $\ell$  between r and w.

#### 10.4.2 Locks

Atomic pairs are used e.g. in lock and unlock primitives [pow09, App. B]. The idiomatic Power implementation of lock is shown in Fig. 10.7(a). The

```
Initially r3 = \(\ell, \) r4 = 0 and r5 = 1
loop:

(a_1) lwarx r6,0,r3
(b) cmpw r4,r6
(c) bne loop
(a_2) stwcx. r5,0,r3
(d) bne loop
(e) isync
[...]

(a) Lock
(b) Unlock
```

Figure 10.7: Lock and Unlock in Power

lines  $(a_1)$  to  $(a_2)$  match the scheme of Fig. 10.6; this sequence loops until it acquires the lock. The acquisition is followed by a sequence **bne;isync** (lines (d) and (e)), forming a barrier, which ensures that no access inside the critical section can be speculated before the lock primitive.

Fig. 10.7(b) shows the implementation of unlock. It starts with a lwsync barrier (line (f)), ensuring that no access inside the critical section can be delayed after the unlock. The barrier is followed by a store to the lock variable  $\ell$  (line (g)), which frees the lock.

**Semantics** We formalise these notions as follows. A read r takes a lock  $\ell$  if it reads from  $\ell$  and forms an atomic pair with a write w to  $\ell$ . The next write event to  $\ell$  (if any) in program order after a lock acquisition frees the lock. Such a write writes to the lock variable, and is after r in the program order:

#### Definition 62 (Taken and Free)

$$\begin{aligned} \mathsf{taken}(\ell,r) &\triangleq \exists w, \mathsf{atom}(r,w,\ell) \\ \mathsf{free}(\ell,r,w) &\triangleq r \overset{\mathsf{po}}{\longrightarrow} w \land \mathsf{taken}(\ell,r) \land \mathsf{loc}(w) = \ell \end{aligned}$$

A lock acquisition consists of a taken operation (see Fig. 10.7, lines  $(a_1)$  to  $(a_2)$ ) followed by an *import barrier* [pow09, p. 721] (lines (d) and (e)), whose properties we study in the next paragraph. An unlock consists of an *export barrier* [pow09, p. 722] (line (f)), also studied next, followed by a write freeing the lock (line (g)):

#### Definition 63 (Lock and Unlock)

$$\mathsf{Lock}(\ell, r) \triangleq \mathsf{taken}(\ell, r) \land \mathsf{import}(r)$$
 
$$\mathsf{Unlock}(\ell, r, w) \triangleq \mathsf{free}(\ell, r, w) \land \mathsf{export}(w)$$



Figure 10.8: Opening Lock and Unlock

A critical section consists of a lock and an unlock with the same variable  $\ell$ , and the events in  $\xrightarrow{\text{po}}$  between the lock's barrier and the unlock's one:

#### Definition 64 (Critical Section)

$$\begin{split} \operatorname{cs}(\mathcal{E},\ell,r,w) &\triangleq \operatorname{Lock}(\ell,r) \, \wedge \\ \mathcal{E} &= \{e \mid r \stackrel{\operatorname{po}}{\rightarrow} e \stackrel{\operatorname{po}}{\rightarrow} w\} \wedge \operatorname{Unlock}(\ell,r,w) \end{split}$$

We write loc(cs) for the location of a given critical section cs. Two critical sections  $cs_1$  and  $cs_2$  with the same location  $\ell$  are serialised if  $cs_2$  reads from  $cs_1$ , as depicted in Fig. 10.8: the left-hand side of the picture is the first critical section  $cs_1$ , composed of a lock acquisition  $Lock_1(\ell)$ , an event  $m_1$  and an unlock  $Unlock_1(\ell)$ , which writes into  $\ell$  via the write (f). The second critical section  $cs_2$  is on the right-hand side: the read  $(a_1)$  of its lock acquisition  $Lock_2(\ell)$  reads from (f). Thus,  $cs_1$  and  $cs_2$  are serialised if  $cs_2$  Lock's read (written  $R(cs_2)$ ) reads from  $cs_1$  Unlock's write (written  $W(cs_1)$ ):

## Definition 65 (Serialisation of critical sections)

$$cs_1 \overset{css_\ell}{\to} cs_2 \triangleq \mathsf{loc}(cs_1) = \mathsf{loc}(cs_2) = \ell \wedge W(cs_1) \overset{rf}{\to} R(cs_2)$$

Given a location  $\ell$ , two events  $m_1$  and  $m_2$  are in  $\overset{\text{lock}_{\ell}}{\to}$  if they are in two serialised critical sections (as in Fig. 10.8), or  $m_1$  is in  $\overset{\text{lock}_{\ell}}{\to}$  with an event itself in  $\overset{\text{lock}_{\ell}}{\to}$  with  $m_2$  ( $m \in$  cs ensures m is between cs import and export barriers in  $\overset{\text{po}}{\to}$ ):

#### Definition 66 (Per location lock relation)

$$m_1 \stackrel{\operatorname{lock}_{\ell}}{\to} m_2 \triangleq \\ (\exists \operatorname{cs}_1 \operatorname{cs}_2, m_1 \in \operatorname{cs}_1 \land m_2 \in \operatorname{cs}_2 \land \operatorname{cs}_1 \stackrel{\operatorname{css}_{\ell}}{\to} \operatorname{cs}_2) \lor \\ (\exists m, m_1 \stackrel{\operatorname{lock}_{\ell}}{\to} m \stackrel{\operatorname{lock}_{\ell}}{\to} m_2)$$

Finally, two events  $m_1$  and  $m_2$  are in  $\stackrel{\text{lock}}{\rightarrow}$  if:  $\exists \ell, m_1 \stackrel{\text{lock}_{\ell}}{\rightarrow} m_2$ .

| iriw                    |                                        |                      |                        |  |
|-------------------------|----------------------------------------|----------------------|------------------------|--|
| $P_0$                   | $P_1$                                  | $P_2$                | $P_3$                  |  |
| $(a)$ r1 $\leftarrow$ x | $(c)$ r2 $\leftarrow$ y                | $(e) x \leftarrow 1$ | $(f)$ y $\leftarrow$ 2 |  |
| $(b)$ r2 $\leftarrow$ y | $(d)\mathtt{r1} \leftarrow \mathtt{x}$ |                      |                        |  |

Observed? 0:r1=1; 0:r2=0; 1:r2=2; 1:r1=0;

Figure 10.9: The **iriw** example



Figure 10.10: A non-SC execution of **iriw** 

**Barriers** We define an import barrier to prevent any event to float above a read issued by a lwarx: in Fig. 10.8, the event  $m_2$  in  $\operatorname{cs}_2$  is in  $\stackrel{\operatorname{ghb}_1}{\to}$  with the read  $(a_1)$  from its Lock's lwarx. We define an export barrier to force all the events inside a critical section to be globally performed before the next lock primitive takes the lock: in Fig. 10.8, the event  $m_1$  in  $\operatorname{cs}_1$  is in  $\stackrel{\operatorname{ghb}_1}{\to}$  with the read  $(a_1)$  of  $\operatorname{cs}_2$ 's Lock. This means that we define an export barrier to be B-cumulative, but only w.r.t. read-from maps whose target is a read issued by a lwarx. Formally, we have:

#### Definition 67 (Import and export barriers)

$$\begin{split} \mathsf{import}(r) &\triangleq \forall m, (r \overset{\mathrm{po}}{\to} m) \Rightarrow (r \overset{\mathrm{ab}_1}{\to} m) \\ \mathsf{export}(w) &\triangleq \forall rm, (r \in \mathbb{R}^* \land (m \overset{\mathrm{po}}{\to} w \overset{\mathrm{rf}}{\to} r)) \Rightarrow (m \overset{\mathrm{ab}_1}{\to} r) \end{split}$$

**DRF guarantee** If the import and export barriers of our critical sections have the above semantics, there is no nested critical sections and no event of a critical section accesses its lock variable, then we show that  $\stackrel{\text{lock}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow}$  is acyclic:

Lemma 12 (Compatibility of  $\stackrel{\mathrm{lock}}{\rightarrow}$  with  $\stackrel{\mathrm{po}}{\rightarrow}$ )

$$\forall EX, A_1$$
 .  $\mathsf{valid}(E, X) \Rightarrow \mathsf{acyclic}(\overset{\mathrm{lock}}{\rightarrow} \cup \overset{\mathrm{po}}{\rightarrow})$ 

**Proof** Suppose by contradiction a cycle in  $\overset{\text{lock}}{\rightarrow} \cup \overset{\text{po}}{\rightarrow}$ . This cycle is a cycle in  $((\overset{\text{lock}}{\rightarrow})^+;\overset{\text{po}}{\rightarrow})$  since  $\overset{\text{po}}{\rightarrow}$  is transitive. Let us show by induction that any path of  $(\overset{\text{lock}}{\rightarrow})^+;\overset{\text{po}}{\rightarrow}$  from an event x to an event y is a path in  $(\overset{\text{ghb}}{\rightarrow})^+$ . Hence, a cycle is in  $(\overset{\text{lock}}{\rightarrow})^+;\overset{\text{po}}{\rightarrow}$  is a cycle in  $(\overset{\text{ghb}}{\rightarrow})^+$ , which contradicts the validity of (E,X) on  $A_1$ .

Consider the base case with three events  $m_1 \stackrel{\text{lock}}{\rightarrow} m_2 \stackrel{\text{po}}{\rightarrow} m_3$ . Let us do an induction over  $m_1 \stackrel{\text{lock}}{\rightarrow} m_2$ . Consider the base case where  $m_1$  and  $m_2$  belong respectively to the critical sections  $cs_1$  and  $cs_2$ , such that  $cs_1 \stackrel{\text{css}}{\rightarrow} cs_2$ .

In this case,  $m_3$  is in  $\stackrel{\text{po}}{\to}$  after  $cs_2$ 's import barrier, which prevents any event to float above the read issued by  $cs_2$ 's lwarx. Thus we have  $R(cs_2) \stackrel{\text{ab}_1}{\to} m_3$ , hence  $R(cs_2) \stackrel{\text{ghb}_1}{\to} m_3$ . Moreover,  $m_1$  is in  $\stackrel{\text{po}}{\to}$  before  $cs_1$ 's export barrier (i.e.  $m_1 \stackrel{\text{ab}_1}{\to} W(cs_1)$ ) hence  $m_1 \stackrel{\text{ghb}_1}{\to} W(cs_1)$ . Since  $W(cs_1) \stackrel{\text{rfe}}{\to} R(cs_2)$ , by B-cumulativity of  $cs_1$ 's export barrier, we have  $m_1 \stackrel{\text{ab}_1}{\to} R(cs_2)$ , hence  $m_1 \stackrel{\text{ghb}_1}{\to} R(cs_2)$ . Thus  $m_1 \stackrel{\text{ghb}_1}{\to} m_3$ . The transitive cases follows by induction.

This result means, following Lem. 10, that  $\stackrel{\text{lock}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow}$  is a covering synchronisation relation for the competing accesses. We show that  $\stackrel{\text{lock}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow}$  forms a well founded relation:

## $\textbf{Lemma 13 } (\overset{\text{lock}}{\rightarrow} \cup \overset{\text{po}}{\rightarrow} \textbf{is well-founded})$

$$\mathsf{wf}(\overset{\mathrm{c}_{\mathrm{drf}}}{\leftrightarrow},\overset{\mathrm{lock}}{\rightarrow}\cup\overset{\mathrm{po}}{\rightarrow})$$

**Proof** Let (E,X) be an execution valid on  $A_1$  and uncovered: there is a competing pair  $x \overset{\operatorname{cdrf}}{\hookrightarrow} y$  which is not arbitrated by  $\overset{\operatorname{lock}}{\rightarrow} \cup \overset{\operatorname{po}}{\rightarrow}$ . Hence one of them at least is not protected by any critical section: suppose it is x (we omit the symmetrical case). We know by definition that  $x \overset{\operatorname{cdrf}}{\hookrightarrow} y \Rightarrow \neg (y \overset{\operatorname{po}}{\rightarrow} x)$ . Hence, since  $A_2 \cdot \operatorname{ppo}(E) \subseteq \operatorname{po}(E)$ , we have  $(x \overset{\operatorname{cdrf}}{\hookleftarrow} y) \Rightarrow \neg ((y,x) \in A_2 \cdot \operatorname{ppo}(E))$ . Therefore,  $((x,y) \cup A_2 \cdot \operatorname{ppo}(E))^+$  is a partial order over  $\operatorname{evts}(E)$  compatible with  $A_2 \cdot \operatorname{ppo}(E)$ . We know by Lem. ?? that from any linear extension of this order, we can build an execution witness Y associated with E and valid on  $A_2$ . Moreover, (x,y) belongs to (E,Y), and since we kept exactly the events of E, there are no events forming a critical section to protect x in Y either.

Hence by Cor. 6 the critical sections defined above provide the DRF guarantee as detailed in the following. We take the  $\stackrel{\text{sync}}{\rightarrow}$  relation of the DRF<sub>0</sub> model defined at Sec. 10.2 to be as follows and compatible with  $\stackrel{\text{ws}}{\rightarrow} \cup \stackrel{\text{fr}}{\rightarrow} \cup \stackrel{\text{rf}}{\rightarrow} \cup \stackrel$ 

$$\overset{\text{sync}}{\rightarrow} \triangleq \{(x,y) \mid \exists cs_1 \neq cs_2, \mathsf{loc}(\mathsf{cs}_1) = \mathsf{loc}(\mathsf{cs}_2) \land x \in \mathsf{cs}_1 \land y \in \mathsf{cs}_2 \}$$

This means that two events are in  $\stackrel{\text{sync}}{\rightarrow}$  when they belong to distinct critical sections with the same variable.  $\stackrel{\text{sync}}{\rightarrow}$  is well-founded since the competing pairs and the  $\stackrel{\text{sync}}{\rightarrow}$  definitions are independent of any execution.

We show that two events  $x \stackrel{\text{sync}}{\rightarrow} y$  are ordered by  $\stackrel{\text{lock}}{\rightarrow}$ :

## Lemma 14 ( $\overset{\text{lock}}{\rightarrow}$ orders $\overset{\text{sync}}{\rightarrow}$ )

$$\forall xy, x \stackrel{\rm sync}{\to} y \Rightarrow x \stackrel{\rm lock}{\to} y \vee y \stackrel{\rm lock}{\to} x$$

**Proof** Consider two events  $m_1 \stackrel{\text{sync}}{\to} m_2$ . We write  $cs_1$  (resp.  $cs_2$ ) for the critical section to which  $m_1$  (resp.  $m_2$ ) belongs. If  $cs_2$  reads from  $cs_1$  (resp.  $cs_1$  from  $cs_2$ ), we know  $x \stackrel{\text{lock}}{\to} y$  (resp.  $y \stackrel{\text{lock}}{\to} x$ ). Otherwise, there exists a write  $w_1$  (resp.  $w_2$ ) from which  $cs_1$  (resp.  $cs_2$ ) reads. The writes  $w_1$  and  $w_2$  are to the same location, since they are in  $\stackrel{\text{rf}}{\to}$  with the reads from  $cs_1$  and  $cs_2$ , which have the same location. Since  $\stackrel{\text{ws}}{\to}$  is a total order on the writes to the same location, we have  $w_1 \stackrel{\text{ws}}{\to} w_2$  or  $w_2 \stackrel{\text{ws}}{\to} w_1$ . Suppose  $w_1 \stackrel{\text{ws}}{\to} w_2$ .  $cs_1$  reads from  $w_1$ , therefore  $w_1$  (the write releasing the lock of  $cs_1$ ) occurs in  $w_1$  after  $w_1$ . Since  $w_1$  and  $w_2$  have the same location, we have  $w_1$  is  $w_2 \vee w_2 \stackrel{\text{ws}}{\to} w_1$ . The second case is impossible since no write to the lock variable can occur between the read and the write of a critical section. In the first case, we have  $x \stackrel{\text{lock}}{\to} y$ .

Since  $\stackrel{\text{sync}}{\to}$  is compatible with  $\stackrel{\text{ws}}{\to} \cup \stackrel{\text{fr}}{\to} \cup \stackrel{\text{rf}}{\to}$ , it is also compatible with  $\stackrel{\text{lock}}{\to}$ . Indeed,  $\stackrel{\text{lock}}{\to}$  is induced by a  $\stackrel{\text{rf}}{\to}$  relation between the write of the first critical section and the read of the second. Therefore,  $\stackrel{\text{sync}}{\to}$  is included in  $\stackrel{\text{lock}}{\to}$ :

## Lemma 15 ( $\stackrel{\text{sync}}{\rightarrow}$ is included in $\stackrel{\text{lock}}{\rightarrow}$ )

$$\stackrel{\mathrm{sync}}{\rightarrow} \subset \stackrel{\mathrm{lock}}{\rightarrow}$$

**Proof** Consider two events x and y in  $\stackrel{\text{sync}}{\to}$ . Since  $\stackrel{\text{lock}}{\to}$  orders  $\stackrel{\text{sync}}{\to}$ , we know  $x \stackrel{\text{lock}}{\to} y$  or  $y \stackrel{\text{lock}}{\to} x$ . Since  $\stackrel{\text{sync}}{\to}$  and  $\stackrel{\text{lock}}{\to}$  are compatible, we have  $x \stackrel{\text{lock}}{\to} y$ .  $\square$ We know by Lem. 12 that  $\stackrel{\text{lock}}{\to}$  and  $\stackrel{\text{po}}{\to}$  are compatible. Since  $\stackrel{\text{sync}}{\to}$  is included in  $\stackrel{\text{po}}{\to}$ , we know that  $\stackrel{\text{sync}}{\to}$  and  $\stackrel{\text{po}}{\to}$  are compatible. Since  $\stackrel{\text{sync}}{\to}$  is well founded, we know by Cor. 6 that  $\binom{\text{sync}}{\to} \cup \stackrel{\text{po}}{\to} )^+$  provides the DRF guarantee.

Thus, given a program, we only have to place such critical sections on the competing accesses of the strong executions of this program to ensure that all its executions are strong.

**Discussion** Our import barrier allows events to be delayed so that they are performed inside the critical section. Our export barrier allows the events after the unlock to be speculated before the lock is released. Such relaxed semantics already exist for high-level lock and unlock primitives [Boea, Sev08].

Our study does not contradict the Power documentation [pow09, p. 721 and 722], but suggests that we do not need all the features of the import barrier appearing in the documentation, and supposes an undocumented feature of the export barrier, though it has not been invalidated by our experiments.

Indeed, the import barrier is a sequence bne; isync (i.e. a read-read, read-write non-cumulative barrier) or a lwsync (i.e. a read-read, read-write, write-write A- and B-cumulative barrier) [pow09, p.721]. We show that we do not need cumulativity, nor to maintain write-write pairs. We only need to maintain read-read and read-write pairs. Moreover, we can even restrict these pairs to pairs where the first read corresponds to a lwarx.

The export barrier is a sync (i.e. an A- and B-cumulative barrier maintaining all pairs) or a lwsync [pow09, p. 722]. We show that we only need a B-cumulative barrier towards reads issued by a lwarx, therefore a

sync is unnecessarily costly. Moreover, lwsync is cumulative except from a write to a read, whereas we require the export barrier to be B-cumulative from any event to a read issued by a lwarx. Although a lwsync is not B-cumulative towards plain reads, its implementations appear experimentally to treat reads issued by a lwarx specially, and be B-cumulative towards such reads. Since this is undocumented, this raises the question of whether this implementation of locks actually ensures the DRF guarantee, and even if it does, for which reasons. The lack of details in the documentation leaves the answer unclear.

### 10.4.3 Lock-free synchronisation

Consider the **iriw** example [BA] given in Fig. 10.9; we also give an associated non-SC execution in Fig. 10.10. We know by Lem. 11 that we can restore SC by placing two A-cumulative barriers between the fragile pairs (*i.e.* between (a) and (b) on  $P_0$ , and between (c) and (d) on  $P_1$ ).

However, the cumulativity of a barrier may be challenging to implement or too costly in practice. We propose a mapping of certain reads to read-modify-write primitives (RMW) (such as the one given in Fig. 10.6), and show that this mapping restores a strong architecture from a weaker one without using cumulativity, and by checking the strong executions only.

Consider the execution of **iriw** given in Fig. 10.11. This execution is valid on SC since it does not exhibit any cycle in  $\stackrel{\text{com}}{\to} \cup \stackrel{\text{po}}{\to}$ . We give in Fig. 10.12(a) the same execution, where we have replaced the fragile reads (a) and (c) by RMW primitives: we say these fragile reads are *protected* (a notion defined below).

In fact, we have chosen a particular kind of RMW for this example: we use fetch and no-op (FNO) primitives. The FNO idiom of [pow09, p.719] is a RMW such as in Fig. 10.6, with no code between the lwarx and stwcx., such that the target of the lwarx is the source of the stwcx. Hence, a FNO implements an atomic read. Yet, our results hold for any kind of RMW.

We show indeed that when the fragile reads are protected, we do not need cumulative barriers anymore, but just non-cumulative ones. The intuition is that if a read is protected by a RMW, then the RMW compensates the need for cumulativity by enforcing enough order to the write from which the protected read reads.

**Protecting the fragile reads with RMW** We consider that two events r and w form a RMW w.r.t. a location  $\ell$  if they form an atomic pair w.r.t.  $\ell$  (i.e. the code in Fig. 10.6 does not loop), or there is a read r' after r in the program order forming an atomic pair w.r.t.  $\ell$  with w, such that r' is the last read issued by the loop before the stwcx. succeeds (i.e. the code in Fig. 10.6 loops). We do not consider the case where the loop never returns.

For example in Fig. 10.12(b), we open up the FNO box protecting the read (a) from x on  $P_0$ . We suppose here that the FNO is immediately successful, *i.e.* the code in Fig. 10.6 does not loop. Hence we expand the FNO event (a) on  $P_0$  to the  $r^*$   $(a_1)$  (from the lwarx) in program order with the  $w^*$   $(a_2)$  (from the successful stwcx.). Formally, we define a RMW as follows:

### Definition 68 (Read-modify-write)

$$\mathsf{rmw}(r, w, \ell) \triangleq \mathsf{atom}(r, w, \ell) \vee \\ (\exists r', r \stackrel{\mathsf{po}}{\to} r' \wedge \mathsf{loc}(r) = \mathsf{loc}(r') \wedge \mathsf{atom}(r', w, \ell))$$

We define a read to be *protected* when it is issued by the lwarx of a RMW immediately followed in program order by a non-cumulative barrier; an execution X is protected when its fragile reads are:

### Definition 69 (Protected read and execution)

$$\begin{split} \mathsf{protected}(r) &\triangleq \exists w, \mathsf{rmw}(r, w, \mathsf{loc}(r)) \land \\ & (\forall m, w \overset{\mathsf{po}}{\to} m \Rightarrow w \overset{\mathsf{ab}_1}{\to} m) \\ \mathsf{protected}(E, X) &\triangleq \forall r, \mathsf{fragile}(r) \Rightarrow \mathsf{protected}(r) \end{split}$$

Consider Fig. 10.12(b): the read  $(a_1)$  and the write  $(a_2)$  are in the program order and to the same location, hence we have  $(a_1) \xrightarrow{fr} (a_2)$ . This means that the write (e) from which  $(a_1)$  reads hits the memory before  $(a_2)$  does, i.e.  $(e) \xrightarrow{ws} (a_2)$ . Hence the sequence  $(e) \xrightarrow{rf} (a) \xrightarrow{po} (b)$  is covered by the sequence  $(e) \xrightarrow{ws} (a_2) \xrightarrow{po} (b)$ . Thus, we compensate the lack of store atomicity of (e) (i.e. the fact that  $(e) \xrightarrow{rfe} (a)$  is not global) without using cumulativity, but by using the write serialisation between (e) and the write  $(a_2)$  from the RMW. Formally, we show that any sequence  $(e) \xrightarrow{grf_2 \setminus 1} r \xrightarrow{ppo_2} m$  where  $(e) \xrightarrow{grf_2 \setminus 1} r \xrightarrow{grf_2 \setminus 1} r \xrightarrow{grf_2 \setminus 1} m$  where  $(e) \xrightarrow{grf_2 \setminus 1} r \xrightarrow{grf_2 \setminus 1} r \xrightarrow{grf_2 \setminus 1} m$ 

### Lemma 16 (Protected reads property)

$$\forall wrm, (\mathsf{protected}(r) \land w \overset{\mathsf{grf}_{2 \setminus 1}}{\rightarrow} r \overset{\mathsf{ppo}_{2}}{\rightarrow} m) \Rightarrow w \overset{\mathsf{ws}}{\rightarrow} ; \overset{\mathsf{ghb}_{1}}{\rightarrow} m$$

**Proof** Since r is protected, there are r' and w' such that  $\operatorname{rmw}(r', w', \operatorname{loc}(r))$  where r' is r or a subsequent read in  $\stackrel{\operatorname{po}}{\to}$ . In both cases, we have  $w \stackrel{\operatorname{ws}}{\to} w'$ . Moreover, since there is a barrier between w' and m (i.e.  $w' \stackrel{\operatorname{abj}}{\to} m$ ), we know that  $w' \stackrel{\operatorname{ghbj}}{\to} m$ .

We saw in Sec. 10.3 that covering the fragile pairs enforces stability. If we protect the fragile reads, the only remaining fragile pairs are the ones in  $\stackrel{\text{ppo}_2}{\to}$ . For example in Fig. 10.12(a), we have  $(e) \stackrel{\text{ws}}{\to} (a_2)$ . Moreover, we have  $(b) \stackrel{\text{fr}}{\to} (f)$  since (b) reads from the initial state, thus:  $(e) \stackrel{\text{ws}}{\to} (a_2) \stackrel{\text{po}}{\to} (b) \stackrel{\text{fr}}{\to} (f)$ . Similarly on  $P_1$  we have  $(f) \stackrel{\text{ws}}{\to} (c_2) \stackrel{\text{po}}{\to} (d) \stackrel{\text{fr}}{\to} (e)$ , hence a cycle in  $\stackrel{\text{ws}}{\to} \cup \stackrel{\text{po}}{\to} \cup \stackrel{\text{po}}{\to} \odot$ . Since  $\stackrel{\text{ws}}{\to}$  and  $\stackrel{\text{fr}}{\to}$  are global, we know that to invalidate this



Figure 10.11: A SC execution of **iriw** 



- (a) Synthetic execution witness
- (b) Opening FNO on  $P_0$

Figure 10.12: Study of iriw after FNO transformation

cycle, we only need to order globally (e.g. by a barrier) the accesses  $(a_2)$  and (b) on  $P_0$  and  $(c_2)$  and (d) on  $P_1$ .

Indeed, if a strong execution is protected, non-cumulative barriers placed between the remaining fragile pairs in  $\stackrel{\text{ppo}_2\backslash 1}{\longrightarrow}$  ensure stability:

#### Lemma 17 (A protected execution is stable)

$$\begin{array}{c} \forall EX, A_2 \text{ . } \mathsf{valid}(E, X) \land \mathsf{protected}(E, X) \land \\ (\overset{\mathsf{ppo}_2 \backslash 1}{\longrightarrow} \subseteq \overset{\mathsf{ab}_1}{\longrightarrow}) \Rightarrow \mathsf{stable}_{\mathsf{A}_1, \mathsf{A}_2, (}E, X) \\ Barriers \ are \ by \ definition \ compatible \ with \overset{\mathsf{ghb}_1}{\longrightarrow}. \ The \ A\text{-}cumulativity \ is } \end{array}$$

**Proof** Barriers are by definition compatible with  $\stackrel{\text{ghb}_1}{\longrightarrow}$ . The A-cumulativity is handled by the protection of the fragile reads as shown in Lem. 16. Finally, the barriers order globally the remaining fragile pairs. Hence the barriers induce a covering synchronisation relation by Lem. 11. Since it is trivially well-founded, Cor. 9 applies.

**Discussion** A mapping of the stores into RMW was proposed for x86 [BA] (where there are no fragile reads) to provide a SC semantics to C++ atomics. For models where reads may be fragile (e.g. Power) the existence of "more efficient mappings (than the use of locks)" is unclear, as exposed in [AB]. Our study suggests that our mapping could be more efficient than locks, since it removes the need for cumulative barriers, which are necessary for locks. However, mapping reads to RMW introduces additional stores (issued by stwcx.), which may impair the performance. The trade-off between these two mappings is unclear.

Moreover, since there is no full non-cumulative barrier in Power, we have to use cumulative barriers even though we do not need all their features. *Dependencies* (e.g. via register index) between read-read and read-write pairs can be used to simulate non-cumulative barriers, hence spare the cost of cumulativity on such pairs if the memory model ensures that such dependencies are global, as does e.g. Power [AMSS]. The existence of such a solution for write-read and write-write pairs is unclear.

All reads and writes could be mapped into RMW (using FNO for reads and fetch-and-store [pow09, p. 719] for writes, so as to preserve the semantics). The documentation stipulates indeed that "a processor has at most one reservation at any time" [pow09, p. 663]. Hence two RMW on the same processor in program order may be preserved in this order, because the writes issued by their stwcx., though to different locations, would be ordered by a dependency over the reservation. In cases of hyperthreading for example, it could mean that several threads running on the same processor share a global dependency via the reservation of this processor. This has not been invalidated by our experiments, but the documentation does not state whether this dependency is global, or even exists.

# Chapter 11

# Stability

The data race free and lock-free guarantees may require more synchronisation than necessary. Consider e.g. the **iriw** example given in Fig. 7.1. If we add a write (g) to a fresh variable z after (in program order) the write (e) to x on  $P_2$ , (e) and (g) may not be preserved in program order. Yet, there is no need to maintain them, since they do not contribute to the cycle we want to forbid.

Hence, in this section, we refine our study in the style of D. Shasha and M. Snir [SS], in order to minimise the number of synchronisation mechanisms used to enforce the behaviour of the stronger architecture. To do so, we define the *minimal cycles* of an execution, which are the cycles we want to prevent.

We then show that it is enough to synchronise the minimal cycles (instead of all cycles previously) of an execution to ensure its stability. Finally, we show that, given an event structure, all the associated executions are stable if and only if the event structure does not contain any minimal cycle.

## 11.1 Minimal cycles

We consider that a relation  $\stackrel{\sigma}{\to}$  is a *cycle* (written  $\operatorname{cycle}(\stackrel{\sigma}{\to})$ ) when  $\stackrel{\sigma}{\to}$  is non-empty, symmetric and its transitive closure is total. We define a *minimal cycle* as a cycle  $\stackrel{\sigma}{\to}$  such that there is no other cycle  $\stackrel{\sigma'}{\to}$  distinct from  $\stackrel{\sigma}{\to}$  and included in  $\stackrel{\sigma}{\to}$ .

#### 11.1.1 Violations

Given an event structure E, we consider a cycle to be a *violation* of  $A_2$  w.r.t.  $A_1$  when it is a cycle in  $(\stackrel{c_{drf}}{\leftrightarrow} \cup \stackrel{ppo_2}{\rightarrow})^+$   $(i.e. \stackrel{\sigma}{\rightarrow} \subseteq (\stackrel{c_{drf}}{\leftrightarrow} \cup \stackrel{ppo_2}{\rightarrow})^+)$  which is not a violation on  $A_1$  (i.e. acyclic  $(\stackrel{\sigma}{\rightarrow} \cap \stackrel{c_{drf}}{\leftrightarrow}) \cup \stackrel{ppo_1}{\rightarrow})$ . A *minimal violation* is a violation cycle which is minimal. We write  $A_1. \operatorname{mv}_{A_2}(E, \stackrel{\sigma}{\rightarrow})$  when  $\stackrel{\sigma}{\rightarrow}$ 

is a minimal violation of  $A_2$  w.r.t.  $A_1$  (we omit  $A_1$  and  $A_2$  when they are clear from the context). Formally, we have:

### Definition 70 (Minimal violation of $A_2$ w.r.t. $A_1$ )

$$\begin{split} A_1 \text{.} \ \mathsf{mv}_{\mathsf{A}_2}(E, \overset{\sigma}{\to}) &\triangleq \mathsf{cycle}(\overset{\sigma}{\to}) \wedge \left(\overset{\sigma}{\to} \subseteq (\overset{c_{\mathrm{drf}}}{\leftrightarrow} \cup \overset{\mathrm{ppo}_2}{\to})^+\right) \wedge \\ & \mathsf{acyclic}\left((\overset{\sigma}{\to} \cap \overset{c_{\mathrm{drf}}}{\leftrightarrow}) \cup \overset{\mathrm{ppo}_1}{\to}\right) \wedge \\ & \neg \left(\exists \overset{\sigma}{\to}', (\overset{\sigma}{\to}' \neq \overset{\sigma}{\to}) \wedge (\overset{\sigma}{\to}' \subseteq \overset{\sigma}{\to}) \wedge \mathsf{cycle}(\overset{\sigma}{\to}')\right) \end{split}$$

Consider the execution of the **iriw** test we give in Fig. 7.1: there is a cycle  $(a) \stackrel{\text{po}}{\to} (b) \stackrel{\text{fre}}{\to} (f) \stackrel{\text{rfe}}{\to} (c) \stackrel{\text{po}}{\to} (d) \stackrel{\text{fre}}{\to} (e) \stackrel{\text{po}}{\to} (a)$ , hence a cycle in  $\stackrel{\text{c}_{\text{drf}}}{\leftrightarrow} \cup \stackrel{\text{po}}{\to}$ . Therefore, this execution exhibits a violation of SC w.r.t. Power for example. The execution of **iriw** given in Fig. 10.11 also exhibits a violation of SC w.r.t. Power:  $(a) \stackrel{\text{po}}{\to} (b) \stackrel{\text{c}_{\text{drf}}}{\leftarrow} (f) \stackrel{\text{c}_{\text{drf}}}{\leftarrow} (c) \stackrel{\text{po}}{\to} (d) \stackrel{\text{c}_{\text{drf}}}{\leftarrow} (e) \stackrel{\text{po}}{\to} (a)$ . Yet, this execution is valid on SC, whereas the execution of Fig. 7.1 is not. Hence the presence of a violation of  $A_2$  w.r.t.  $A_1$  in a given event structure is not sufficient to determine the validity of an associated execution on  $A_2$ .

To address this issue, we define the *oriented violations*. Given an execution (E,X), we write  $\overset{\text{oc}_{drf}}{\Longrightarrow}$  for the oriented version of  $\overset{\text{c}_{drf}}{\Longleftrightarrow}$ ,  $i.e.\ x\overset{\text{oc}_{drf}}{\Longrightarrow}$   $y\triangleq (x\overset{\text{com}}{\Longrightarrow}y) \wedge (\mathsf{proc}(x) \neq \mathsf{proc}(y))$  or equivalently  $(x,y) \in \mathsf{ws}(X) \cup \mathsf{rf}(X) \cup \mathsf{fr}(X) \wedge (\mathsf{proc}(x) \neq \mathsf{proc}(y))$ . We consider a cycle to be an oriented violation of  $A_2$   $w.r.t.\ A_1$  when it is a cycle in  $\overset{\text{oc}_{drf}}{\Longrightarrow} \cup \overset{\mathsf{ppo}_2}{\Longrightarrow} + (i.e.\ \overset{\sigma}{\Longrightarrow} \subseteq (\overset{\mathsf{oc}_{drf}}{\Longrightarrow} \cup \overset{\mathsf{ppo}_2}{\Longrightarrow})^+)$  which is not an oriented violation on  $A_1$   $(i.e.\ \mathsf{acyclic}\left((\overset{\sigma}{\Longrightarrow} \cap \overset{\mathsf{oc}_{drf}}{\Longrightarrow}) \cup \overset{\mathsf{ppo}_1}{\Longrightarrow}))$ . We write  $\mathsf{mov}(E,X,\overset{\sigma}{\Longrightarrow})$  when  $\overset{\sigma}{\Longrightarrow}$  is a minimal oriented violation:

### Definition 71 (Minimal oriented violation of $A_2$ w.r.t. $A_1$ )

$$\begin{split} A_1 \text{.} & \operatorname{mov}_{\mathsf{A}_2}(E, \overset{\sigma}{\to}) \triangleq \operatorname{cycle}(\overset{\sigma}{\to}) \wedge \left(\overset{\sigma}{\to} \subseteq (\overset{\operatorname{oc}_{\operatorname{drf}}}{\to} \cup \overset{\operatorname{ppo}_2}{\to})^+\right) \wedge \\ & \operatorname{acyclic}\left((\overset{\sigma}{\to} \cap \overset{\operatorname{oc}_{\operatorname{drf}}}{\to}) \cup \overset{\operatorname{ppo}_1}{\to}\right) \wedge \\ & \neg \left(\exists \overset{\sigma}{\to}', (\overset{\sigma}{\to}' \neq \overset{\sigma}{\to}) \wedge (\overset{\sigma}{\to}' \subseteq \overset{\sigma}{\to}) \wedge \operatorname{cycle}(\overset{\sigma}{\to}')\right) \end{split}$$

For example, the cycle in Fig. 10.11 is not an oriented violation, whereas the cycle in Fig. 7.1 is. Thus, a minimal oriented violation is in particular a minimal violation, but the converse is not true.

Indeed, a minimal oriented violation is defined w.r.t. an execution witness, whereas a minimal violation is independent of any execution witness. This allows us to give in Thm. 12 a characterisation of all the stable executions associated with an event structure by reasoning on the event structure only. Hence, we spare the cost of enumerating all the execution witnesses to check their stability.

### 11.1.2 Covering the minimal violations

We show in the following that, given a conflict relation  $\stackrel{c}{\rightarrow}$  and a synchronisation relation  $\stackrel{s}{\rightarrow}$ , it is enough to synchronise by  $\stackrel{s}{\rightarrow}$  the conflicting accesses of  $\stackrel{c}{\rightarrow}$  that belong to a minimal violation.

We call these conflicts *minimal conflicts*. Given an event structure E, we write  $\stackrel{\mathbf{c}_{\min}}{\to}$  for the minimal conflicts of E, *i.e.*  $\stackrel{\mathbf{c}}{\to}$  restricted to the minimal violations of E:

### Definition 72 (Minimal conflicts)

$$m_1 \stackrel{c_{\min}}{\to} m_2 \triangleq m_1 \stackrel{c}{\to} m_2 \land (\exists \stackrel{\sigma}{\to}, \mathsf{mv}(E, \stackrel{\sigma}{\to}) \land m_1 \stackrel{\sigma}{\to} m_2)$$

We first show that if all the conflicts of the minimal violations (of  $A_2$  w.r.t.  $A_1$ ) of an execution (E, X) valid on  $A_1$  are covered, there cannot be any minimal oriented violations in (E, X). A minimal oriented violation is what makes an execution invalid on  $A_2$ . Hence forbidding them ensures that (E, X) is valid on  $A_2$  as well. This means that synchronising the conflicting accesses of the minimal violations of an execution ensures its stability:

### Theorem 11 (Covering minimal cycles)

$$\forall \overset{c}{\rightarrow} \overset{s}{\rightarrow}, \left((\overset{c}{\rightarrow}, \overset{s}{\rightarrow}) = (\overset{c_{\mathrm{drf}}}{\leftarrow}, \overset{s_{\mathrm{drf}}}{\rightarrow}) \vee (\overset{c}{\rightarrow}, \overset{s}{\rightarrow}) = (\overset{c_{\mathrm{lf}}}{\rightarrow}, \overset{s_{\mathrm{lf}}}{\rightarrow})\right) \Rightarrow \\ \mathsf{covering}(\overset{c}{\rightarrow}, \overset{s}{\rightarrow})$$

**Proof** Let (E,X) be an execution valid on  $A_1$  where  $\stackrel{c_{\min}}{\to}$  is arbitrated by  $\stackrel{s}{\to}$ . Consider by contradiction a cycle in  $A_2$ . ghb(E,X). Hence, there exists a minimal oriented violation  $\stackrel{\sigma}{\to}$  of  $A_2$  w.r.t.  $A_1$  in (E,X).

oriented violation  $\stackrel{\sigma}{\to}$  of  $A_2$  w.r.t.  $A_1$  in (E,X).

We know that  $\stackrel{\sigma}{\to}$  is a cycle in  $\stackrel{\text{oc}_{\text{drf}}}{\to} \cup \stackrel{\text{ppo}_2}{\to} +$ . Therefore, we know that  $\stackrel{\sigma}{\to}$  is equal to  $(\stackrel{\sigma}{\to} \cap \stackrel{\text{oc}_{\text{drf}}}{\to}) \cup (\stackrel{\sigma}{\to} \cap \stackrel{\text{ppo}_2}{\to})$ . By hypothesis, since  $\stackrel{\sigma}{\to}$  is a minimal oriented violation, all the conflicts in  $\stackrel{\sigma}{\to}$  are arbitrated by  $\stackrel{\text{s}}{\to}$ .

- Suppose  $(\stackrel{c}{\rightarrow}, \stackrel{s}{\rightarrow}) = (\stackrel{c_{drf}}{\leftrightarrow}, \stackrel{s_{drf}}{\rightarrow})$ . Since  $\stackrel{s_{drf}}{\rightarrow}$  is compatible with  $\stackrel{com}{\rightarrow}$ , all the pairs in  $\stackrel{oc_{drf}}{\rightarrow}$  are in  $\stackrel{s_{drf}}{\rightarrow}$ . Hence  $\stackrel{\sigma}{\rightarrow} = (\stackrel{\sigma}{\rightarrow} \cap \stackrel{s_{drf}}{\rightarrow}) \cup (\stackrel{\sigma}{\rightarrow} \cap \stackrel{ppo_2}{\rightarrow})$ . Since  $\stackrel{ppo_2}{\rightarrow} \subseteq \stackrel{po}{\rightarrow}$ , we have  $\stackrel{\sigma}{\rightarrow} \subseteq (\stackrel{s_{drf}}{\rightarrow} \cup \stackrel{po}{\rightarrow})^+$ . Since  $\stackrel{s_{drf}}{\rightarrow}$  is compatible with  $\stackrel{po}{\rightarrow}$ , there cannot be any such cycle  $\stackrel{\sigma}{\rightarrow}$ .
- Suppose  $(\stackrel{c}{\rightarrow}, \stackrel{s}{\rightarrow}) = (\stackrel{c_{1f}}{\rightarrow}, \stackrel{s_{1f}}{\rightarrow})$ . Since  $\stackrel{\sigma}{\rightarrow}$  is a cycle in  $(\stackrel{ocd_{rf}}{\rightarrow} \cup \stackrel{ppo_2}{\rightarrow})^+$ , we know that  $\stackrel{\sigma}{\rightarrow}$  is included in  $(\stackrel{w}{\rightarrow} \cup \stackrel{fr}{\rightarrow} \cup \stackrel{ppo_2}{\rightarrow})^+$ . Since  $\stackrel{ws}{\rightarrow}$  and  $\stackrel{fr}{\rightarrow}$  are in  $\stackrel{ghb_1}{\rightarrow}$ ,  $\stackrel{\sigma}{\rightarrow}$  is included in  $(\stackrel{ghb_1}{\rightarrow} \cup \stackrel{ppo_2}{\rightarrow})^+ \cup (\stackrel{grf_2}{\rightarrow})^+$ ;  $\stackrel{ppo_2}{\rightarrow}))^+$ , i.e. in  $(\stackrel{ghb_1}{\rightarrow} \cup \stackrel{c_{1f}}{\rightarrow})^+$ . Since  $\stackrel{s_{1f}}{\rightarrow}$  and is compatible with  $\stackrel{grf_2}{\rightarrow}$  and  $\stackrel{ppo_2}{\rightarrow}$ ,  $\stackrel{\sigma}{\rightarrow}$  is included in  $(\stackrel{ghb_1}{\rightarrow} \cup \stackrel{s_{1f}}{\rightarrow})^+$ . Since  $\stackrel{s_{1f}}{\rightarrow}$  is compatible with  $\stackrel{ghb_1}{\rightarrow}$ , there cannot be any such cycle  $\stackrel{\sigma}{\rightarrow}$ .

#### 11.1.3 Critical cycles

D. Shasha and M. Snir provide in [SS] an analysis to place barriers in a program, in order to enforce a SC behaviour. They examine the *critical* 



Figure 11.1: A Chord in a Cycle

cycles of an execution, and show that placing a barrier along each program order arrow of such a cycle (each delay arrow) is enough to restore SC. However, this work does not provide any semantics of weak memory models, hence does not address memory models with store buffering, such as TSO or x86, or the ones that relax store atomicity, such as Power. We generalise this approach to the models embraced by our framework.

We adapt here the definition of critical cycles of [SS], and the characterisation for finding these critical cycles defined in [SS] to our framework. We show that the minimal cycles are the critical cycles, hence this characterisation allows us to find the minimal cycles.

Intuitively, a cycle is minimal if there is not shortcut in it that could lead to a smaller cycle. Consider the cycle depicted in Fig. 11.1. The relation  $\stackrel{\sigma}{\to}$  forms a cycle. Yet, it is not minimal, since there is a shortcut  $\stackrel{r}{\to}$  between x and z.

The notion of shortcut is formalised by the notion of *chord*. Given a cycle  $\xrightarrow{\sigma}$  and a relation  $\xrightarrow{r}$ , we say that there is no chord in  $\xrightarrow{\sigma}$  via  $\xrightarrow{r}$  when there is no shortcut in  $\xrightarrow{\sigma}$  via  $\xrightarrow{r}$ , i.e.:

## Definition 73 (Absence of chord in $\stackrel{\sigma}{\rightarrow}$ $via \stackrel{^{\Gamma}}{\rightarrow}$ )

$$\mathsf{no\text{-}chord}(\overset{\sigma}{\to},\overset{\mathrm{r}}{\to}) \triangleq \forall xyzt, x \overset{\sigma}{\to} y \wedge z \overset{\sigma}{\to} t \wedge x \overset{\mathrm{r}}{\to} z \Rightarrow y = z$$

We define a critical cycle  $\xrightarrow{\sigma}$  as a cycle in  $(\stackrel{c_{drf}}{\longleftrightarrow} \cup \stackrel{ppo_2}{\to})^+$ , such that:

- there is no chord in  $\stackrel{\sigma}{\to}$  via  $(\stackrel{\text{ppo}_2}{\to})^+$  nor via  $(\stackrel{c_{\text{drf}}}{\leftrightarrow})^+$ , and
- $\stackrel{\sigma}{\to}$  contains at least one occurrence of  $\stackrel{\text{ppo}_2\backslash 1}{\to}$ , and
- $(\stackrel{\sigma}{\rightarrow} \cap \stackrel{c_{drf}}{\leftrightarrow})$  is acyclic, and
- for all access x in  $\xrightarrow{\sigma}$ , there exists at least another access y in  $\xrightarrow{\sigma}$  competing with x, i.e.  $(x,y) \in (\xrightarrow{\sigma} \cap \overset{c_{\text{drf}}}{\leftrightarrow})$ .

Formally, we have (writing critical( $\stackrel{\sigma}{\rightarrow}$ ) when  $\stackrel{\sigma}{\rightarrow}$  is a critical cycle):

### Definition 74 (Critical Cycle)

$$\begin{split} \operatorname{critical}(E, \overset{\sigma}{\to}) & \triangleq & \operatorname{cycle}(\overset{\sigma}{\to}) \wedge \left(\overset{\sigma}{\to} \subseteq (\overset{\operatorname{c}_{\operatorname{drf}}}{\leftrightarrow} \cup \overset{\operatorname{ppo}_2}{\to})^+\right) \wedge \\ & \operatorname{no-chord}(\overset{\sigma}{\to}, \overset{\operatorname{ppo}_2}{\to}) \wedge \operatorname{no-chord}(\overset{\sigma}{\to}, \overset{\operatorname{c}_{\operatorname{drf}}}{\leftrightarrow}) \wedge \\ & \exists x \neq y, (x, y) \in (\overset{\sigma}{\to} \cap \overset{\operatorname{ppo}_2}{\to} )^1) \wedge \operatorname{acyclic}(\overset{\sigma}{\to} \cap \overset{\operatorname{c}_{\operatorname{drf}}}{\leftrightarrow}) \wedge \\ & \forall m_1 \in \overset{\sigma}{\to}, \exists m_2, m_2 \in \overset{\sigma}{\to} \wedge m_1 \overset{\operatorname{c}_{\operatorname{drf}}}{\leftrightarrow} m_2 \end{split}$$

For example, consider the execution of **iriw** in Fig. 10.11. The cycle  $\xrightarrow{\sigma}$  exhibited by this execution is a critical cycle of SC (*i.e.* a minimal violation of SC). Indeed, this is a cycle in  $(\stackrel{c_{\text{drf}}}{\leftrightarrow} \cup \stackrel{\text{po}}{\to})$  which restriction to  $\stackrel{c_{\text{drf}}}{\leftrightarrow}$  is acyclic. There is no chord in  $(\xrightarrow{\sigma})^+$  via  $(\stackrel{c_{\text{drf}}}{\leftrightarrow})^+$  nor via  $\stackrel{\text{po}}{\to}$ . Moreover, there is one occurrence of  $\stackrel{\text{po}}{\to}$ , e.g. (a)  $\stackrel{\text{po}}{\to}$  (b), and each access in  $\stackrel{\sigma}{\to}$  is competing with another one, e.g. (f)  $\stackrel{c_{\text{drf}}}{\leftrightarrow}$  (c).

We show formally that a cycle is critical if and only if it is minimal.

### Lemma 18 (A critical cycle is a minimal violation)

$$\forall E \xrightarrow{\sigma}, \operatorname{critical}(E, \xrightarrow{\sigma}) \Rightarrow \operatorname{mv}(E, \xrightarrow{\sigma})$$

**Proof** Let E be an event structure and  $\stackrel{\sigma}{\to}$  be a critical cycle for E. We know by hypothesis that  $\stackrel{\sigma}{\to}$  is a cycle in  $(\stackrel{c_{drf}}{\leftrightarrow} \cup \stackrel{ppo_2}{\to})^+$ .

Let us show that  $\operatorname{\mathsf{acyclic}}((\stackrel{\sigma}{\to} \cap \stackrel{\operatorname{c}_{\operatorname{drf}}}{\leftrightarrow}) \cup \stackrel{\operatorname{ppo}}{\to})$ . Suppose by contradiction that there is a cycle in  $((\stackrel{\sigma}{\to} \cap \stackrel{\operatorname{c}_{\operatorname{drf}}}{\to}) \cup \stackrel{\operatorname{ppo}}{\to})$ . This cycle is either  $\stackrel{\sigma}{\to}$  or a cycle included in  $\stackrel{\sigma}{\to}$ . Since there cannot be any chords in  $\stackrel{\sigma}{\to}$  via  $(\stackrel{\operatorname{ppo}}{\to})^+$  nor via  $\stackrel{\operatorname{c}_{\operatorname{drf}}}{\leftrightarrow}$ , this cycle cannot be included in  $\stackrel{\sigma}{\to}$ . Hence it is  $\stackrel{\sigma}{\to}$ ; but since there is at least one occurrence of  $\stackrel{\operatorname{ppo}}{\to}$  in  $\stackrel{\sigma}{\to}$ , this cycle cannot be  $\stackrel{\sigma}{\to}$ .

Finally, there is no cycle  $\stackrel{\sigma}{\to}'$  distinct of  $\stackrel{\sigma}{\to}$  and included in  $\stackrel{\sigma}{\to}$ , otherwise there would be chords in  $\stackrel{\sigma}{\to}$  via  $(\stackrel{\text{ppo}_2}{\to})^+$  or via  $\stackrel{\text{c}_{\text{drf}}}{\to}$ .

### Lemma 19 (A minimal violation is critical)

$$\forall E \overset{\sigma}{\rightarrow}, \mathsf{mv}(E, \overset{\sigma}{\rightarrow}) \Rightarrow \mathsf{critical}(E, \overset{\sigma}{\rightarrow})$$

**Proof** Let E be an event structure and  $\stackrel{\sigma}{\to}$  be a minimal violation for E. We know by hypothesis that  $\stackrel{\sigma}{\to}$  is a cycle in  $(\stackrel{c_{drf}}{\to} \cup \stackrel{ppo_2}{\to})^+$ .

There cannot be any chord in  $\overset{ppo_2}{\rightarrow}$  nor  $\overset{c_{drf}}{\leftrightarrow}$  in  $\overset{\sigma}{\rightarrow}$ , otherwise  $\overset{\sigma}{\rightarrow}$  would not be minimal. For the same reason, we have  $\operatorname{\mathsf{acyclic}}(\overset{\sigma}{\rightarrow}\cap\overset{c_{drf}}{\leftrightarrow})$ .

There is at least one occurrence of  $\overset{\text{ppo}_2\setminus 1}{\to}$  in  $\overset{\sigma}{\to}$ , otherwise we would contradict the hypothesis that  $\operatorname{\mathsf{acyclic}}((\overset{\sigma}{\to}\cap\overset{c_{\operatorname{def}}}{\to})\cup\overset{\operatorname{ppo}_1}{\to})$ .

Finally, consider an event  $m_1$  in  $\stackrel{\sigma}{\to}$ , and suppose that there is no  $m_2$  competing with  $m_1$  in  $\stackrel{\sigma}{\to}$ . In particular, this means that all the arrows having  $m_1$  as either source or target are  $\stackrel{\text{ppo}_2}{\to}$  arrows, otherwise we would trivially contradict our hypothesis that no event of  $\stackrel{\sigma}{\to}$  competes with  $m_1$ . Hence there exist  $x \stackrel{\sigma}{\to} y$  such that  $x \stackrel{\text{ppo}_2}{\to} m_1 \stackrel{\text{ppo}_2}{\to} y$ . But then we have a chord in  $\stackrel{\text{ppo}_2}{\to}$  in  $\stackrel{\sigma}{\to}$ , since  $(x, y) \in (\stackrel{\sigma}{\to} \cap \stackrel{\text{ppo}_2}{\to})$ .

### 11.1.4 A characterisation of the minimal cycles

The critical cycles are the minimal cycles, hence it is enough to adapt the characterisation of [SS] to our framework to find the minimal cycles of a given event structure. Consider a pair (x, y) in a minimal cycle  $\xrightarrow{\sigma}$ . The characterisation of [SS] adapted to our framework ensures that if  $\operatorname{proc}(x) = \operatorname{proc}(y)$ , then:

- $x \stackrel{\text{ppo}_2}{\to} y \text{ (since } \stackrel{\sigma}{\to} \subseteq (\stackrel{c_{\text{drf}}}{\leftrightarrow} \cup \stackrel{\text{ppo}_2}{\to})^+),$
- and there is no other access z in  $\stackrel{\sigma}{\to}$  such that  $(x,z) \in (\stackrel{\sigma}{\to} \cap \stackrel{\text{ppo}_2}{\to})$  and  $(z,y) \in (\stackrel{\sigma}{\to} \cap \stackrel{\text{ppo}_2}{\to})$  (otherwise there would be a chord in  $\stackrel{\sigma}{\to}$  via  $(\stackrel{\text{ppo}_2}{\to})^+$ ),
- and  $loc(x) \neq loc(y)$  (otherwise there would be a chord in  $\stackrel{\sigma}{\to} via \stackrel{(^{c_{drf}})}{\leftrightarrow})^+$ ).

For a pair  $x \stackrel{\sigma}{\to} y$  such that  $\operatorname{proc}(x) \neq \operatorname{proc}(y)$ , the characterisation ensures that x and y have the same location, and either:

- at least one of them is a write (i.e.  $x \overset{\text{cdrf}}{\leftrightarrow} y$ ), and there is no other access z such that  $(x,z) \in ((\overset{\sigma}{\rightarrow})^+ \cap (\overset{\text{cdrf}}{\leftrightarrow})^+)$  or  $(z,y) \in ((\overset{\sigma}{\rightarrow})^+ \cap (\overset{\text{cdrf}}{\leftrightarrow})^+)$  (otherwise there would be a chord in  $\overset{\sigma}{\rightarrow} via (\overset{\text{cdrf}}{\leftrightarrow})^+$ );
- or x and y are both reads, and there exists a unique write z in  $\xrightarrow{\sigma}$ , such that  $(x,z) \in ((\xrightarrow{\sigma})^+ \cap (\overset{c_{\text{drf}}}{\leftrightarrow})^+)$  and  $(z,y) \in ((\xrightarrow{\sigma})^+ \cap (\overset{c_{\text{drf}}}{\leftrightarrow})^+)$ . The unicity of z is ensured by the absence of chord in  $\xrightarrow{\sigma} via (\overset{c_{\text{drf}}}{\leftrightarrow})^+$ .

Hence a minimal cycle is a cycle in  $(\stackrel{c_{drf}}{\leftrightarrow} \cup \stackrel{ppo_2}{\rightarrow})^+$ , such that:

- per processor, there is only one pair (x, y) of accesses on this processor, such that  $x \stackrel{\text{ppo}_2}{\longrightarrow} y$  and  $\text{loc}(x) \neq \text{loc}(y)$ , and
- per memory location, there are at most three accesses relative to this location, and these accesses are from distinct processors. For a given location x, the only possible configurations are (Wx, Wx), (Wx, Rx), (Rx, Wx) or (Rx, Wx, Rx).

Consider again the cycle exhibited by the execution of **iriw** in Fig. 10.11. This cycle would be captured by our characterisation. Indeed the only accesses on the same processor are  $(a) \stackrel{\text{po}}{\rightarrow} (b)$  on  $P_0$  and  $(c) \stackrel{\text{po}}{\rightarrow} (d)$  on  $P_1$ : these events are relative to distinct locations, and there is no access in between them in  $\stackrel{\text{po}}{\rightarrow}$ . Moreover, for each memory location involved, there are at most three accesses relative to this location, all of them being from distinct processors, and one of them at least is a write; e.g. for x there are the read (a) on  $P_0$ , the read (d) on  $P_1$  and the write (e) on  $P_2$ .

This gives a simple characterisation for computing minimal cycles.

### 11.2 Stability from any architecture to SC

We show here our final result: we give a characterisation of the executions (E,X) that are stable from any architecture A to SC (i.e. we consider here that  $\mathsf{mv}(E,\stackrel{\sigma}{\to}) \triangleq A.\,\mathsf{mv}_{SC}(E,\stackrel{\sigma}{\to})$  and that  $\mathsf{mov}(E,X,\stackrel{\sigma}{\to}) \triangleq A.\,\mathsf{mov}_{SC}(E,X,\stackrel{\sigma}{\to})).$ 

We show indeed that an execution is stable from A to SC if and only if there is no minimal violation of SC w.r.t. A in E.

The intuition for the direct way is the following. Let (E,X) be an execution valid on A. Suppose by contradiction that there is a minimal violation of SC w.r.t. A in E, e.g. the execution of the **iriw** test given in Fig. 10.11. This execution exhibits a minimal violation of SC w.r.t. Power, i.e.  $(a) \stackrel{\text{po}}{\rightarrow} (b) \stackrel{\text{c}_{drf}}{\leftrightarrow} (f) \stackrel{\text{c}_{drf}}{\leftrightarrow} (c) \stackrel{\text{po}}{\rightarrow} (d) \stackrel{\text{c}_{drf}}{\leftrightarrow} (e) \stackrel{\text{c}_{drf}}{\leftrightarrow} (a)$ . Again, a minimal violation does not forbid the execution, and indeed the execution of Fig. 10.11 is authorised on SC (since there is no cycle in  $\stackrel{\text{com}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow}$ ).

Yet, even if a minimal violation of SC is not necessarily an actual violation of SC (*i.e.* a cycle in  $\stackrel{\text{ghb}_2}{\rightarrow}$ ), it is possible to build an execution Y (by transforming X) associated with the same event structure, which contains an actual violation of SC. In Fig. 10.11, if the  $\stackrel{\text{rf}}{\rightarrow}$  relations  $(f) \stackrel{\text{rf}}{\rightarrow} (b)$  and  $(e) \stackrel{\text{rf}}{\rightarrow} (d)$  become  $\stackrel{\text{fr}}{\rightarrow}$  ones  $(i.e.\ (b) \stackrel{\text{fr}}{\rightarrow} (f))$  and  $(d) \stackrel{\text{fr}}{\rightarrow} (e)$ ), then we build the execution of **iriw** depicted in Fig. 7.1. This execution is forbidden on SC, because it contains a minimal oriented violation:  $(a) \stackrel{\text{po}}{\rightarrow} (b) \stackrel{\text{fr}}{\rightarrow} (f) \stackrel{\text{rf}}{\rightarrow} (c) \stackrel{\text{po}}{\rightarrow} (d) \stackrel{\text{fr}}{\rightarrow} (e) \stackrel{\text{rf}}{\rightarrow} (a)$ . Hence we build an execution violating SC (the one in Fig. 7.1), from an execution which does not violate SC, but exhibits a minimal violation of SC (the one in Fig. 10.11).

We formalise this idea in the following lemma. It states that for any execution (E, X) valid on A such that E contains a minimal violation cycle  $\xrightarrow{\sigma}$  (such as the one of Fig. 10.11), we can build another execution Y, valid on A and associated with E as well, in which  $\xrightarrow{\sigma}$  is a minimal oriented violation (such as the one of Fig. 7.1):

### Lemma 20 (Existence of an execution with oriented violation)

$$\forall EX \xrightarrow{\sigma}, A \text{ . } \mathsf{valid}(E, X) \land \mathsf{mv}(E, \xrightarrow{\sigma}) \Rightarrow \\ (\exists Y, A \text{ . } \mathsf{valid}(E, Y) \land \mathsf{mov}(E, Y, \xrightarrow{\sigma}))$$

**Proof** Let (E,X) be an execution valid on A. Let  $\stackrel{\sigma}{\to}$  be a minimal violation of  $SC\ w.r.t.\ A$  in E. By definition of violation, we know that  $\operatorname{acyclic}((\stackrel{\sigma}{\to} \cap \stackrel{\operatorname{c}_{\operatorname{drf}}}{\to}) \cup \stackrel{\operatorname{ppo}A}{\to})$ . Hence we know by Lem. 8 that we can build an execution Y associated with E and valid on A from any linear extension  $\stackrel{\operatorname{le}}{\to}$  of the order  $((\stackrel{\sigma}{\to} \cap \stackrel{\operatorname{c}_{\operatorname{drf}}}{\to}) \cup \stackrel{\operatorname{ppo}A}{\to})^+$ .

Let us show that  $\stackrel{\sigma}{\to}$  is a minimal oriented violation of SC w.r.t. A in (E,Y). Since  $\stackrel{\sigma}{\to}$  is a minimal cycle in E, we know it is a minimal cycle in (E,Y). Since the strong architecture is SC here, we have  $\stackrel{\text{ppo}_2}{\to} = \stackrel{\text{po}}{\to}$ . Hence, we need to show that  $\stackrel{\sigma}{\to}$  is included in  $\binom{\text{oc}_{drf}}{\to} \cup \stackrel{\text{po}}{\to} )^+$  in (E,Y). Thus, for all x and y such that  $x \stackrel{\sigma}{\to} y$ , we need to

show that  $(x,y) \in (\stackrel{\mathbf{r}}{\rightarrow})^+$ , where  $m_1 \stackrel{\mathbf{r}}{\rightarrow} m_2 \triangleq ((m_1,m_2) \in (\mathsf{ws}(Y) \cup \mathsf{rf}(Y) \cup \mathsf{fr}(Y)) \land (\mathsf{proc}(m_1) \neq \mathsf{proc}(m_2) \pmod{m_1} \stackrel{\mathrm{po}}{\rightarrow} m_2)$ .

Consider two events  $x \xrightarrow{\sigma} y$ . Since  $\xrightarrow{\sigma}$  is a violation of SC, we have  $(x,y) \in \binom{\operatorname{cdrf}}{\leftrightarrow} \cup \stackrel{\operatorname{po}}{\to} )^+$ . Let us reason by induction over this statement. In the base case, let us do a case disjunction.

- When  $(x,y) \in \stackrel{c_{drf}}{\leftrightarrow}$ , we do case disjunction over the directions of x and y. Since they are in  $\stackrel{c_{drf}}{\leftrightarrow}$ , we know that they cannot be both reads.
  - If x and y are both writes, we know since they are in  $\stackrel{\text{carf}}{\leftarrow}$  that they are to the same location and from distinct processors. Moreover, we know that  $x \stackrel{\sigma}{\rightarrow} y$ . Therefore by definition of extracted write serialisation (see Lem. 8), they are in  $ws(\stackrel{\text{le}}{\rightarrow})$ , i.e. in ws(Y).
  - If x is a read and y a write, we know since (E,Y) is valid on A that there exists a write  $w_x$  such that  $(w_x, x) \in \mathsf{rf}(Y)$ . Hence, by definition of  $\mathsf{rf}(Y)$ , we know that  $w_x \stackrel{\mathrm{le}}{\to} x$ . Moreover, we know that  $(x,y) \in (\stackrel{\sigma}{\to} \cap \stackrel{\mathsf{cdrf}}{\to})$  by hypothesis, hence  $x \stackrel{\mathrm{le}}{\to} y$ . Thus by transitivity we have  $w_x \stackrel{\mathrm{le}}{\to} y$ . Since  $w_x$  and y are both writes, and to the same location, we know by definition that  $(w_x,y) \in \mathsf{ws}(Y)$ . Hence, since  $(w_x,x) \in \mathsf{rf}(Y)$  and  $(w_x,y) \in \mathsf{ws}(Y)$ , we have  $(x,y) \in \mathsf{fr}(Y)$ .
  - If x is a write and y a read, we know since (E,Y) is valid on A that there exists a write  $w_y$  such that  $(w_y,y) \in \mathsf{rf}(Y)$ . Suppose  $x = w_y$ ; in this case, we have  $(x,y) \in \mathsf{rf}(Y)$ , hence the result. Suppose  $x \neq w_y$ . In this case, since x and  $w_y$  are both writes to the same location, we have  $(x,w_y) \in \mathsf{ws}(Y) \vee (w_y,x) \in \mathsf{ws}(Y)$ .
    - \* When  $(x, w_y) \in ws(Y)$ , suppose  $proc(x) = proc(w_y)$ . In this case, we know that  $x \stackrel{po}{\to} w_y$  (since in  $\stackrel{ws}{\to}$  and from the same processor). Otherwise (i.e. if  $proc(x) \neq proc(w_y)$ ),  $(x, w_y)$  is in ws(Y) and the two events are from distinct processors. The same reasoning applies to  $(w_y, y)$ : we have either  $w_y \stackrel{po}{\to} y$  if they are on the same processor, or  $(w_y, y) \in rf(Y)$  if not.
    - \* When  $(w_y, x) \in \mathsf{ws}(Y)$ , since  $(w_y, y) \in \mathsf{rf}(Y)$ , we know that  $w_y$  is the maximal previous write to  $\mathsf{loc}(y)$  before y in  $\stackrel{\mathrm{le}}{\to}$ . Since  $(x, y) \in (\stackrel{\sigma}{\to} \cap \stackrel{\mathrm{c}_{\mathsf{drf}}}{\to})$  by hypothesis, we have  $x \stackrel{\mathrm{le}}{\to} y$ . Since  $(w_y, x) \in \mathsf{ws}(Y)$ , we have  $w_y \stackrel{\mathrm{le}}{\to} x$ . Hence x occurs in between  $w_y$  and y in  $\stackrel{\mathrm{le}}{\to}$ , a contradiction.
- When  $x \stackrel{\text{po}}{\to} y$ , we trivially have  $(x,y) \in ((\stackrel{\sigma}{\to} \cap \stackrel{\text{oc}_{\text{drf}}}{\to}) \cup \stackrel{\text{po}}{\to})^+$ .

The transitive case follows by immediate induction.

Finally, we show that an execution (E, X) is stable from A to SC if and only if there is no minimal violation of SC w.r.t. A in E:

#### Theorem 12 (Characterisation of stability from A to SC)

$$\forall E, (\forall X, \mathsf{stable}_{\mathsf{A.SC}}(E, X)) \Leftrightarrow \neg(\exists \xrightarrow{\sigma}, \mathsf{mv}(E, \xrightarrow{\sigma}))$$

#### **Proof** Let E be an event structure.

- ⇒ Let X be an associated execution witness; (E,X) is stable by hypothesis. Suppose by contradiction the existence of a minimal violation  $\stackrel{\sigma}{\to}$  of SC w.r.t. A. In this case, by Lem. 20, we know that there exists another execution witness Y, such that (E,Y) is valid on A, in which  $\stackrel{\sigma}{\to}$  is a minimal oriented violation of SC w.r.t. A. Since all the executions associated with E are stable, (E,Y) is stable. Since (E,Y) is valid on A and stable, we know by definition of stable that (E,Y) is valid on SC. But since (E,Y) contains a minimal oriented violation of SC w.r.t. A, (E,Y) cannot be valid on SC.

This criterion means that to ensure the stability of the executions associated with an event structure E, we only need to check that E contains no minimal violation cycle. Since we gave a simple characterisation to compute the minimal cycles of a given event structure, we believe this criterion to be practicable.

# Chapter 12

# Related Work

DRF guarantee The DRF guarantee was initially proposed by S. Adve and M. Hill [AH, Adv93], as a simple model for programmers. It has been extensively studied since then, in high- and low-level models [BA, BPa, FFS, BPb]. V. Saraswat et al. [SJMvP] call it the "fundamental property" of such models: they consider that a weak memory model should provide at least this guarantee, otherwise it is unpracticable. This is a common requirement amongst programmers dealing with weak memory models: correctly synchronised programs should provide a strong semantics [MPA]. Providing such a requirement without impairing the performance is a major difficulty [AB].

Barriers placement Synchronisation using locks is costly indeed, and often not scalable [FH]. To spare this cost, lock-free and wait-free synchronisation techniques were developed [Her], but they do not provide guarantees as strong as the DRF guarantee. Hence programs using lock-free techniques are often hard to understand and to debug in the context of weak memory models, in particular w.r.t. the placement of the barriers used in the RMW primitives.

The work of D. Shasha and M. Snir [SS] provide an analysis to place barriers in a program, in order to enforce a SC behaviour. We have already discussed this approach in Sec. 11.1.3, which we generalise to the models embraced by our framework, and to the synchronisations we studied.

Recently, tools have been developed to check the placement of barriers in a given piece of code. The Checkfence tool [BAM] for example exhaustively checks the executions of a given program on a weak memory model, and verifies that all these executions are observationally equivalent to sequential ones. If so, there is no need for barriers. However, this tool does not apply to models with features à la Power, such as the lack of store atomicity and the cumulativity of barriers. Moreover, even if we give an over-approximation of the executions, we show that there is no need to check all the executions,

but only the strong ones. We believe that our approach could be refined to a precise simulation of the executions, hence help improving such a tool.

Stability Several recent works have addressed the question of whether two models can be distinguished or not. For example, S. Burckhardt and M. Musuvathi examine in [BMa] whether a program running on a TSO machine can be simulated by enumerating only its SC executions. They distinguish a certain class of programs, the *TSO-safe* ones, which have this property. We believe that these programs are an instance of our stable ones, *i.e.* the stable programs from TSO to SC. They develop the notion of borderline execution and show that a program is TSO-safe if and only if it has no borderline execution. We believe that the notion of borderline execution is closely related to our minimal cycles. Yet, our characterisation of the stable programs in the general case is, to the best of our knowledge, a novel contribution.

Finally, S. Mador-Haim et al. [MHAM] have developed a tool that examines whether two memory models can be distinguished. The tool systematically computes tests from cycles, and run them against the models. We believe that our work could benefit to the design of such a tool, by making the computation of tests more efficient. Indeed we prove that an architecture is exactly distinguished from SC by the minimal violations, hence to distinguish a model from SC, we know that the tests to be run are exactly those corresponding to the minimal violations. The same optimisation applies to our diy testing tool [AMSS], which exhibits the weakenings of SC exhibited by a given machine by running tests which proceed from cycles.

**Perspectives** Writing programs that run on weak memory models is hard, since such programs endure non-trivial relaxations, which may be inhibited by synchronisation. We provide a formal study of stability in such models, leading to a characterisation of the stable programs.

We believe that this work could have direct applications for program verification. Indeed, S. Burckhardt and M. Musuvathi have exposed in [BMa] the idea that a given verification problem for concurrent programs in the context of weak memory models could be solved in two steps. First, by solving the problem for SC via standard verification methodologies. Second, by proving that all the traces of the program are SC. In our terms, the second step amounts to proving the program to be stable.

Moreover, the efficient enumeration of executions is a well-known issue of weak memory models [HVM $^+$ , BMa]. The existing tools address models with store buffering only (such as Sparc TSO). We believe that our work could help extending these methodologies to models that relax store atomicity. In addition, since a program that is not stable is arguably erroneous, we would only have to examine the stable programs, i.e. only the strong executions.

Hence, we believe that our work could help improving the scalability of these tools, by sparing them the cost of checking the additional non-determinism induced by weak memory models, as exposed in [BMa].

Finally, we believe that this work could be of interest to several other communities, in particular hardware architects, compiler writers and language designers.

From a hardware design point of view, we have highlighted some precise points in the semantics of Power's synchronisation primitives that could be relaxed. This could lead to optimisations, for example if the vendors give the programmers access to weaker barriers than the existing ones. Moreover, we have highlighted some lack of details in this documentation which worsen the difficulty of writing both correct and efficient programs, and which should be clarified to help programmers write concurrent programs.

From a compilation point of view, we believe that our work can help proving that program transformations, e.g. performed by compilers, are sound in the context of weak memory models. If a transformation of a given program is proved to be stable, then the transformation does not introduce additional, potentially erroneous behaviours. The correctness of program transformations has already been studied in the context of high-level memory models [Boea, Sev08], and recently for low-level ones, with a limited store atomicity relaxation [BMS]. These previous works examine the correctness of a transformation in a given model. Our work could lead to proofs of transformations from one model to another, via backward compatibility proofs, such as our stability ones.

From a language design point of view, we believe that our study could be a foundation for the design of high-level memory models. Following S. Adve and H.-J. Boehm in [AB], we believe indeed that software and hardware memory models should be *co-designed*. This means that the development of a hardware memory model should not be oblivious to the software it might interfere with, and conversely. Hence parallel languages should *enforce* a strong programming discipline, *e.g.* the DRF guarantee. We believe that our stability is a good candidate as a basis for such a discipline.

# 

# Chapter 13

# Conclusion

We're Sgt. Pepper's Lonely Hearts Club Band, We hope you have enjoyed the show, Sgt. Pepper's Lonely Hearts Club Band, We're sorry but it's time to go.

> The Beatles—Sgt. Pepper's Lonely Hearts Club Band (Reprise) [LM67b]

### 13.1 Divining Chicken Entrails

### 13.1.1 Reading the Documentations

As I mentioned several times, reading the documentations may be an incredible effort. See for example one of the reviews we had:

I remember spending quite a bit of time myself trying to formalize the PPC model, and in particular pondering the meaning of the informal prose in the PPC manuals, a process I recall being likened to "divining chicken entrails" by Doug Lea.

And indeed, some documentations, especially the Power one, are vague and ambiguous. I strongly advocate the idea that the documentations should be written in a clear language, even if it is not mathematics. For example, the Power documentation contains confusing subjunctive and conditional forms [pow09, p. 654, last bullet]:

A load [...] by a processor or mechanism (P1) is performed with respect to any processor or mechanism (P2) when the value to be

returned by the load or instruction fetch can no longer be changed by a store by P2. A store by P1 is performed with respect to P2 when a load by P2 from the location accessed by the store will return the value store (or a value stored subsequently). [...]

In this excerpt, the existence of a "store by P2" (for the performance of a load definition) or a "load by P2" (for the performance of a store definition) is hypothetical. Hence, according to this definition, the performance of an access depends on the existence of another hypothetical access.

One can also find puzzling forms to a non-native speaker [pow09, p. 661, 1st col, 1st §]:

The same [as in Sec. 6.1.4.1] applies if whether the Store instruction is executed depends on a conditional Branch instruction that in turn depends on the value returned by a preceding Load instruction.

The "if whether" expression seems to me rather ambiguous. I believe that a documentation should be accessible to non-native speakers, because they could be, as myself, unable to understand correctly subtle linguistics issues. A solution to such problems is to design *formal* models.

#### 13.1.2 Abstract Models

I believe that there are two main reasons for the documentation being vague. The first one lies in the fact that the vendors do not want to reveal too much of the implementation's secrets; on the one hand because these are industrial secrets, and on the other hand because the vendors want to give themselves some liberty in the implementation. The second one lies in the fact that some vendors do not have enough time to design formal models.

Hence the memory model of a given architecture has to be loose. However, I disbelieve that this means it has to be vague. For example, Sun and Alpha provide formal and precise models, and because they provide *abstract models*, they precisely do not reveal much of the implementation.

#### 13.1.3 Simple Formal Models

I believe that the specifications should be formal indeed, but intelligible to any programmer. Hence, I believe that relaxed memory models should be simple (if not intuitive). As pointed out by H.-J. Boehm [Boe07]:

If we want more programmers to be able to write reasonably correct multithreaded code, we need a consistent story that's easy to teach. Based on what I've seen so far, many programmers are hopelessly confused when it comes to threads, in large part because they've been taught rules that either don't make sense or are too complicated. I'm not yet convinced that's fixable with the non-SC approach.

I do not know whether we should restrict the memory models to SC. It seems to me that TSO and PSO models are understandable, an observation already made by M. Hill in [Hil98]. However, I believe that memory models should not be much weaker than these models, mainly because the weaknesses exhibited by more relaxed models are highly counter intuitive, which leads to bugs due to a misunderstanding of the model.

### 13.1.4 The Preserved Program Order Quest

For example the notion of dependency, as in RMO or Power, seems to me quite subtle and debatable. Moreover, as pointed out by S. Burckhardt and M. Musuvathi [BMb], decidability and verification issues are increased by a preserved program order which is too weak. For example, in the case of RMO or Power, the fact that a load-store pair may not preserved in the program order leads to such problems. In recent work by M. F. Atig et al. [ABBM], the state reachability problem is shown to be undecidable for memory models that relax the read-read and read-write pairs.

In addition, I believe that programmers, when facing a very weak preserved program order, may be tempted to exploit its weakness to increase performance. But then again, this might lead to subtle concurrency bugs due to a misunderstanding of the specification.

#### 13.1.5 Strong Programming Disciplines

A solution, suggested by S. Adve and H.-J. Boehm [AB], could be to impose a very strong programming discipline, such as in the C++ model, where racy programs do not have any semantics. Hence the programmers are forced to respect this discipline if they want to guarantee the behaviour of their programs.

I like that idea, because I believe that programmers should not be smarter than they want to be. But I believe that they should have some liberty in the design of their code if they want to. I believe that the following suggestion by M. Hill [Hil98] is a promising approach:

[...] one can provide a first-class SC implementation and add optional relaxed support.

In the C++ model for example, programmers have access to *low-level atomics* that have a weaker semantics, yet provide some guarantee. Hence the programmers can perfectly well use these constructions to increase the performance of their code, provided that they are careful.

### 13.2 A Reading Frame For Weak Memory Models

#### 13.2.1 A Common Prism

If memory models are simple, and accept more or less the same broad rules, the design of a common reading frame should be enough to formalise them. Thus, the programmers would only have to understand a few rules to make sense out of a given model, and adapt their code to a few parameters' variations, in the spirit of our generic framework.

I believe that this is a promising approach. Compiler programmers for example often have to understand several very different memory models: the high-level source one(s), and the several target ones. If such models can be broadly understood in the same terms, it could ease the writing of the non-trivial pieces of code that compilers are.

### 13.2.2 Tests as Specifications

Moreover, I believe that memory models should be definable in terms of a few litmus tests which would highlight their specificities. This is feasible if there is a common framework that covers many possible models, and if the variations between these models can be separated by testing. The main advantage that I see in that approach is that, once the main rules of the common framework are understood, it only takes a quick glance at a small set of tests to understand what the novelties of a new memory model are.

I do not know what exact characteristics a memory model should have in order to be definable in terms of a few tests. However, I am certain that it requires memory models to tend towards much more simplicity than several existing ones.

# Chapter 14

# Perspectives

Sgt. Pepper's Lonely Hearts Club Band, We'd like to thank you once again, Sgt. Pepper's one and only lonely hearts club band, It's getting very near the end...

> The Beatles—Sgt. Pepper's Lonely Hearts Club Band (Reprise) [LM67b]

### 14.1 Automatisation

I would like to see if the stability results presented in Chap. 11 could lead to the design and writing of automatic tools. These could be inspired of S. Burckhardt's et al. [BAM, BMa], which are able to automatically insert fences in a piece of code [BAM], and to enumerate efficiently the executions of a given program on a weak memory model [BMa]. I believe that the ideas I presented in Chap. 11 are closely related to the ones used by S. Burckhardt's et al., and that my results could help extending these tools to very weak models such as Power.

## 14.2 Formalisation of Diy

I would like to formalise the behaviour of our diy tool (see Chap. 7). In particular, I would like to see to what extent diy is complete w.r.t. our generic framework (see Chap. 3). I believe that our study of critical cycles (see Sec. 11.1) could be a promising lead towards this goal.

Moreover, I believe that it could be interesting to formalise our diy approach using ideas from black box checking [PVY99] or adaptive model checking [GPY06]. In these approaches, the structure of the system that is checked or tested is unknown, or not up to date. Therefore, one needs to iterate the testing or checking in order to learn more about the system, and feed the checker or the tester back with that information. I believe that such ideas are quite close from what we did with our Phat Experiment: we had an incomplete and incorrect model in mind, and without knowing the exact specificities of the Power architecture, we had to test our machines as black boxes, and modify our preliminary model in consequence. However, both the black box and adaptive model checking suppose deterministic systems, which is not our case.

Finally, I would like to explore the formalisation of diy by reusing ideas from D. Longuet *et al.* [LAG09]: they are able to generate tests from axiomatic specifications. Since we generate tests from violations of SC, which can be expressed as the negation of a simple property, I believe that this approach could be promising.

### 14.3 Other Models And Paradigms

I also would like to extend my framework to the study of high-level memory models, such as C++. I believe that it is more complicated to deal with software memory models than hardware ones. However, several ideas and principles seem to be roughly the same: therefore I believe that we could provide some insights on software models as well.

Moreover, this approach could provide a common reasoning framework for high- and low-level memory models, which I believe is lacking. Indeed, a memory model is meant to be a contract between a low-level layer and a higher one. Hence, it should be easy to relate high- and low-level models, but it is not, whereas the design of high-level models, e.g. C++ [BA], depends on a good comprehension of the underlying low-level models.

Finally, I also would like to see to what extent other paradigms, such as transactional memory or message passing, could also be described in terms that are common to weak memory models. Hence we could examine the relations (e.g. trade-offs or equivalences) between weak memory models as we studied and such paradigms.

## 14.4 Testing Semantics For Weak Memory Models

I believe that an interesting perspective could be the study of program transformations in the context of weak memory models, for example transformations induced by compilers.

The correction of program transformations has already been studied in the context of high-level memory models [Sev08], and recently for low-level ones, with a limited store atomicity relaxation [BMS]. These previous works examine the correctness of a transformation in a given model. We believe that our work could lead to proofs of transformations from one model to another, via backward compatibility proofs, such as our stability ones.

Testing semantics could be an appropriate formalism to study such transformations. In such a context, we could define the *behaviour* of a program as the set of its answers to a given *observation*, *i.e.* a set of tests.

It could lead to results on equivalence of programs, defining two programs to be equivalent when their behaviours—w.r.t. a given observation—are the same. We would define a transformation to be  $safe\ w.r.t.$  a given observation, e.g. an architecture, when it does not increase the behaviour of a program w.r.t. that observation. We could study such equivalences in a given model, for example trying to decide whether two PowerPC programs are equivalent, or if one implements the other safely.

But we could also study such equivalences from one memory model to another: does a certain PowerPC read-modify-write implements x86's INC instruction and conversely? Taking such a reasoning a step forward, we could also try for example to determine when it is safe to compile a given program towards a lock-free implementation.

### 14.5 Logics For Weak Memory Models

Another interesting perspective could be the design of a Hoare logic to study weak memory models. Logics to reason about concurrent programs already exist, e.g. Concurrent Separation Logic (CSL) [O'H]. However, they only address a restricted class of programs, e.g. the data-race free ones for CSL. We would like to study the design of a logic inspired of CSL but addressing racy programs as well. The main concern that I see yet is the meaning of the  $\star$  operator in the context of racy programs. One interesting lead could be trying to restore the separation induced by  $\star$  by using enough synchronisation.

The development of a target for certified compilers, such as X. Leroy's Compcert [Ler], or A. Appel and A. Hobor's Concurrent C Minor compiler [HAZN] could be a neat application of such a logic. Indeed these two compilers assume SC as the execution model of their target languages. We know that it is a safe assumption for data-race free programs, thanks to the DRF guarantee [FFS]. However, that does not allow us to reason about racy programs.

### 14.6 Partial Orders As a Model of Concurrency

Our framework could be the target of a soundness proof for this logic, inspired of S. Brookes' for CSL [Bro]. We believe our results on stability (see Chap. 11) could help design such a proof. S. Brookes defines in his CSL soundness proof a way to interleave the traces of two distinct parts of a program to build its executions. I believe that it will be very interesting to find a way to compose two of my orders to build an execution of a program from its distinct components. Moreover, this raises the question of fairness in weak memory models, i.e. if the way we compose those orders guarantees some fairness, or progress, in the execution of a program.

# **Bibliography**

- [AAS03] A. Adir, H. Attiya, and G. Shurek. Information-Flow Models for Shared Memory with an Application to the PowerPC Architecture. In *TPDS*, 2003.
- [AB] S.V. Adve and H.-J. Boehm. Memory Models: A Case for Rethinking Parallel Languages and Hardware. To appear in CACM.
- [ABBM] M. F. Atig, A. Bouajjani, S. Burckhardt, and M. Musuvathi. On the verification problem for weak memory models. In *POPL* 2010.
- [ABJ<sup>+</sup>] M. Ahamad, R. A. Bazzi, R. John, P. Kohli, and G. Neiger. The Power of Processor Consistency. In *SPAA 1993*.
- [Adv93] S. V. Adve. Designing Memory Consistency Models for Shared-Memory Multiprocessors. PhD thesis, December 1993.
- [AFI<sup>+</sup>] J. Alglave, A. Fox, S. Ishtiaq, M. O. Myreen, S. Sarkar, P. Sewell, and F. Zappa Nardelli. The Semantics of Power and ARM Multiprocessor Machine Code. In *DAMP 2009*.
- [AG95] S. V. Adve and K. Gharachorloo. Shared Memory Consistency Models: A Tutorial. *IEEE Computer*, 29:66–76, 1995.
- [AH] S. V. Adve and M. D. Hill. Weak Ordering A New Definition. In *ISCA 1990*.
- [alp02] Alpha Architecture Reference Manual, Fourth Edition, 2002.
- [AM] Arvind and J.-W. Maessen. Memory Model = Instruction Reordering + Store Atomicity. In *ISCA 2006*.
- [AMSS] J. Alglave, L. Maranget, S. Sarkar, and P. Sewell. Fences in Weak Memory Models. In *CAV 2010*.
- [APR99] S. V. Adve, V. S. Pai, and P. Ranganathan. Recent Advances In Memory Consistency Models For Hardware Shared Memory Systems. *Proceedings of the IEEE*, 87(3):445–455, 1999.

- [ARM08a] ARM. ARM Barrier Litmus Tests and Cookbook, February 2008.
- [ARM08b] ARM Architecture Reference Manual (ARMv7-A and ARMv7-R), April 2008.
- [ASa] D. Aspinall and J. Sevcik. Formalizing Java's data race free guarantee. In *TPHOL 2007*.
- [ASb] D. Aspinall and J. Sevcik. Java Memory Model Examples: Good, Bad and Ugly.
- [AS02] A. Adir and G. Shurek. Generating Concurrent Test-Programs with Collisions for Multi-Processor Verification. In *HLDVT*, 2002.
- [BA] H.-J. Boehm and S.V. Adve. Foundations of the C++ Concurrency Memory Model. In *PLDI 2008*.
- [BAM] S. Burckhardt, R. Alur, and M. K. Martin. Checkfence: Checking Consistency of Concurrent Data Types on Relaxed Memory Models. In PLDI 2007.
- [BC] Y. Bertot and P. Casteran. *Coq'Art*. Springer Verlag, EATCS Texts in Theoretical Computer Science.
- [BMa] S. Burckhardt and M. Musuvathi. Effective Program Verification for Relaxed Memory Models. In *CAV 2008*.
- [BMb] S. Burckhardt and M. Musuvathi. Memory Model Safety of Programs. In  $EC^2$  2008.
- [BMS] S. Burckhardt, M. Musuvathi, and V. Singh. Verifying Local Transformations of Concurrent Programs. In *CC 2010*.
- [Boea] H.-J. Boehm. Reordering Constraints for Pthread-Style Locks. In *PPoPP 2007*.
- [Boeb] H.-J. Boehm. Threads Cannot Be Implemented As a Library. In *PLDI 2005*.
- [Boe07] H.-J. Boehm. Alternatives to SC. Message to the C++ standardisation list, January 2007. http://www.decadentplace.org.uk/pipermail/cpp-threads/2007-January/001312.html.
- [BPa] G. Boudol and G. Petri. Relaxed Memory Models: An Operational Approach. In *POPL 2009*.

- [BPb] G. Boudol and G. Petri. A Theory of Speculative Computation. In  $ESOP\ 2010$ .
- [Bro] S. Brookes. A Semantics for Concurrent Separation Logic. In TCS 2007.
- [CI] N. Chong and S. Ishtiaq. Reasoning About the ARM Weakly Consistent Memory Model. In MSPC 2008.
- [CKS] P. Cenciarelli, A. Knapp, and E. Sibilio. The Java Memory Model: Operationally, Denotationally, Axiomatically. In *ESOP* 2007.
- [CLS] J. Cantin, M. Lipasti, and J. Smith. The Complexity of Verifying Memory Coherence. In SPAA 2003.
- [Col92] W. W. Collier. Reasoning About Parallel Architectures. Prentice-Hall, 1992.
- [CSB] F. Corella, J. M. Stone, and C. M. Barton. A Formal Specification of the PowerPC Shared Memory Architecture. Technical Report RC18638, IBM.
- [DS90] M. Dubois and C. Scheurich. Memory Access Dependencies in Shared-Memory Multiprocessors. *IEEE Transactions on Software Engineering*, 16(6), June 1990.
- [FFS] R. Ferreira, X. Feng, and Z. Shao. Parameterized Memory Models and Concurrent Separation Logic. In ESOP 2010.
- [FH] K. Fraser and T. L. Harris. Concurrent Programming Without Locks.
- [FL] M. Frigo and V. Luchangco. Computation-Centric Memory Models. In SPAA 1998.
- [Fri97] M. Frigo. The Weakest Reasonable Memory Model. Master's thesis, MIT, October 1997.
- [Gha95] K. Gharachorloo. Memory Consistency Models for Shared-Memory Multiprocessors. WRL Research Report, 95(9), 1995.
- [GK97] P. B. Gibbons and E. Korach. Testing Shared Memories. SIAM Journal on Computing, 26(4):1208–1244, 1997.
- [GLL<sup>+</sup>] K. Gharachorloo, D. Lenoski, J. Laudon, P. Gibbons, A. Gupta, and J. Hennessy. Memory Consistency and Event Ordering in Scalable Shared-Memory Multiprocessors. In ISCA 1990.

- [GPY06] A. Groce, D. Peled, and M. Yannakakis. Adaptive Model Checking. 2006.
- [HAZN] A. Hobor, A. Appel, and F. Zappa Nardelli. Oracle Semantics For Concurrent Separation Logic. In ESOP 2008.
- [Her] M. Herlihy. Wait-Free Synchronisation. In *TOPLAS 1991*.
- [Hil98] M. Hill. Multiprocessors Should Support Simple Memory Consistency Models. In *IEEE Computer*, 1998.
- [HJK07] L. Higham, L. Jackson, and J. Kawash. What is Itanium Memory Consistency From the Programmer's Point of View? *Electronic Notes in Theoretical Computer Science*, 174(9):63–84, 2007. Proceedings of the Thread Verification Workshop (TV 2006).
- [HKV98] L. Higham, J. Kawash, and N. Verwaal. Weak Memory Consistency Models Part i: Definitions and Comparisons. Technical Report98/612/03, Department of Computer Science, The University of Calgary, January, 1998.
- [HP] M. Huisman and G. Petri. The Java Memory Model: A Formal Explanation.
- [HS08] M. Herlihy and N. Shavit. *The Art of Multiprocessor Program-ming*. Morgan and Kaufmann, Burlington, 2008.
- [HVM<sup>+</sup>] S. Hangal, D. Vahia, C. Manovit, J.-Y. J. Lu, and S. Narayanan. TSOTool: A Program for Verifying Memory Systems Using the Memory Consistency Model. In *ISCA 2004*.
- [IBM02] IBM. Book E Enhanced PowerPC Architecture. May 2002.
- [int07] Intel 64 Architecture Memory Ordering White Paper, August 2007.
- [int09] Intel 64 and IA-32 Architectures Software Developer's Manual, vol. 3A, rev. 30, March 2009.
- [ita02] A Formal Specification of Intel Itanium Processor Family Memory Ordering. October 2002. Intel Document 251429-001.
- [LAG09] D. Longuet, M. Aiguier, and P. Le Gall. Proof-Guided Test Selection From First-Order Specifications With Equality. In Journal of Automated Reasoning, 2009.
- [Lam79] L. Lamport. How to Make a Correct Multiprocess Program Execute Correctly on a Multiprocessor. *IEEE Trans. Comput.*, 46(7):779–782, 1979.

- [Lea06] D. Lea. The JSR-133 Cookbook for Compiler Writers. September 2006.
- [Lea07] D. Lea. Alternatives to SC. Message to the C++ standardisation list, January 2007. http://www.decadentplace.org.uk/pipermail/cpp-threads/2007-January/001287.html.
- [Ler] X. Leroy. Formal Certification of a Compiler Back-End, or: Programming a Compiler With a Proof Assistant. In *POPL* 2006.
- [LHF05] M. Lyons, B. Hay, and B. Frey. PowerPC Storage Model and AIX Programming, November 2005.
- [LHH91] A. Landin, E. Hagersten, and S. Haridi. Race-Free Interconnection Networks and Multiprocessor Consistency. SIGARCH Comput. Archit. News, 19(3):106–115, 1991.
- [LM67a] John Lennon and Paul McCartney. Magical mystery tour. In Magical Mystery Tour, 1967.
- [LM67b] John Lennon and Paul McCartney. Sgt. peppers lonely hearts club band (reprise). In Sgt. Peppers Lonely Hearts Club Band, 1967.
- [LM67c] John Lennon and Paul McCartney. With a little help from my friends. In Sqt. Peppers Lonely Hearts Club Band, 1967.
- [mac] http://www.hpcx.ac.uk/ and http://www.idris.fr/.
- [MHAM] S. Mador-Haim, R. Alur, and M. K. Martin. Generating Litmus Tests For Contrasting Memory Consistency Models. In *CAV* 2010.
- [MPA] J. Manson, W. Pugh, and S. V. Adve. The Java Memory Model. In *POPL 2005*.
- [O'H] P. W. O'Hearn. Resources, Concurrency, and Local Reasoning. In *TCS 2007*.
- [OSS] S. Owens, S. Sarkar, and P. Sewell. A Better x86 Memory Model: x86-TSO. In *TPHOL 2009*.
- [pow09] Power ISA Version 2.06. 2009.
- [ppc] PowerPC Implementation Features Book IV.

- [ppc07] Power ISA Version 2.05. October 2007. http://www.power.org/resources/reading/PowerISA\_V2.05.pdf.
- [PVY99] D. Peled, M. Vardi, and M. Yannakakis. Black Box Checking. In *PSTV XIX*, 1999.
- [SD87] C. Scheurich and M. Dubois. Correct Memory Operation of Cache-Based Multiprocessors. In *ISCA*, 1987.
- [Sev08] J. Sevcik. Program Transformations in Weak Memory Models. PhD thesis, University of Edinburgh, 2008.
- [SF95] J. M. Stone and R. P. Fitzgerald. Storage in the PowerPC. 1995.
- [SJMvP] V. Saraswat, R. Jagadeesan, M. Michael, and C. von Praun. A Theory of Memory Models. In PPoPP 2007.
- [spa92] Sparc Architecture Manual Version 8, 1992.
- [spa94a] Sparc Architecture Manual Versions 8 and 9, 1992 and 1994.
- [spa94b] Sparc Architecture Manual Version 9, 1994.
- [SS] D. Shasha and M. Snir. Efficient and Correct Execution of Parallel Programs that Share Memory. In *TOPLAS 1988*.
- [SSZN<sup>+</sup>] S. Sarkar, P. Sewell, F. Zappa Nardelli, S. Owens, T. Ridge, T. Braibant, M. Myreen, and J. Alglave. The Semantics of x86-CC Multiprocessor Machine Code. In *POPL 2009*.
- [WSMF03a] J. Wetzel, E. Silha, C. May, and B. Frey. *PowerPC Operating Environment Architecture Book III Version 2.01*. December 2003.
- [WSMF03b] J. Wetzel, E. Silha, C. May, and B. Frey. *PowerPC Virtual Environment Architecture Book II Version 2.01*. December 2003.
- [WSMF03c] J. Wetzel, E. Silha, C. May, and B. Frey. PowerPC User Instruction Set Architecture Book I Version 2.01. September 2003.
- [YGL] Y. Yang, G. Gopalakrishnan, and G. Lindstrom. UMM: an Operational Memory Model Specification Framework with Integrated Model Checking Capability. In *CCPE 2007*.

- [YGLS03] Y. Yang, G. Gopalakrishnan, G. Lindstrom, and K. Slind. Analyzing the Intel Itanium Memory Ordering Rules Using Logic Programming And SAT. pages 81–95, 2003.
- [YGLS04] Y. Yang, G. Gopalakrishnan, G. Linstrom, and K. Slind. Nemos: A Framework for Axiomatic and Executable Specifications of Memory Consistency Models. IPDPS, 2004.

# Part VI Appendix

### Appendix A

## Uniprocessor Equivalences

We detail here the proofs of equivalence of the three formulations of the uniproc check we gave in Sec. 3.4.1.

We show easily that the transitive closure of  $\stackrel{\text{com}}{\to}$ , written  $(\stackrel{\text{com}}{\to})^+$  is equal to  $(\stackrel{\text{com}}{\to} \cup (\stackrel{\text{ws}}{\to}; \stackrel{\text{rf}}{\to}) \cup (\stackrel{\text{fr}}{\to}; \stackrel{\text{rf}}{\to}))$ .

We write  $x \stackrel{\text{hat}}{\leftrightarrow} y$  for  $\exists w, w \stackrel{\text{rf}}{\rightarrow} x \land w \stackrel{\text{rf}}{\rightarrow} y$ , *i.e.* when x and y are both reads, reading from the same write.

Let us consider these three formulations of uniproc:

$$\begin{array}{ll} (\mathit{Uni1}) & \mathsf{acyclic}(\overset{\mathrm{com}}{\to} \cup \overset{\mathrm{po\text{-}loc}}{\to}) \\ (\mathit{Uni2}) & \forall xy, x \overset{\mathrm{po\text{-}loc}}{\to} y \Rightarrow \neg (y (\overset{\mathrm{com}}{\to})^+ x) \\ (\mathit{Uni3}) & \overset{\mathrm{po\text{-}loc}}{\to} \subseteq ((\overset{\mathrm{com}}{\to})^+ \cup \overset{\mathrm{hat}}{\leftrightarrow}) \\ \end{array}$$

#### A.1 Some Handy Lemmas

We first show a few handy lemmas. We omit their proofs since they are easy:

**Lemma 21**  $\stackrel{\text{com}}{\rightarrow}$  + is transitive

**Lemma 22**  $(\stackrel{com}{\rightarrow})^+$  is irreflexive

**Lemma 23**  $(\stackrel{\text{com}}{\rightarrow})^+$  is acyclic

**Lemma 24**  $\forall xy, x \in \mathbb{R} \land y \in \mathbb{R} \land x \stackrel{\text{com}}{\rightarrow})^+ y \Rightarrow x \stackrel{\text{fr}}{\rightarrow}; \stackrel{\text{rf}}{\rightarrow}) y$ 

**Lemma 25**  $((\stackrel{\text{com}}{\rightarrow})^+; \stackrel{\text{hat}}{\leftrightarrow}) \subseteq (\stackrel{\text{com}}{\rightarrow})^+$ 

**Proof** Suppose  $x \stackrel{\text{com}}{\rightarrow} + r \stackrel{\text{hat}}{\leftrightarrow} y$  and do a disjunction on the direction of x.

•  $x \in \mathbb{R}$ : by Lem. 24 we know  $x(\xrightarrow{\mathrm{fr}}; \xrightarrow{\mathrm{rf}})r$ . Let us write  $w_r$  for the rf write of r, we have by hat:  $w_r \xrightarrow{\mathrm{rf}} y$ . Thus  $x \xrightarrow{\mathrm{fr}} w_r \xrightarrow{\mathrm{rf}} y$ , hence  $x(\xrightarrow{\mathrm{com}})^+ y$ .

•  $x \in \mathbb{W}$ : let us write  $w_r$  for the rf write of y. If  $x = w_r$ , then  $x \xrightarrow{\mathrm{rf}} y$  by hat. Otherwise, either  $x \xrightarrow{\mathrm{ws}} w_r$ , thus  $x(\xrightarrow{\mathrm{ws}}; \xrightarrow{\mathrm{rf}})y$ , or  $w_r \xrightarrow{\mathrm{ws}} x$ , thus  $r \xrightarrow{\mathrm{rf}} x$ , which leads to a cycle in  $(\xrightarrow{\mathrm{com}})^+$ , a contradiction of Lem. 23.

**Lemma 26**  $\exists x, x \stackrel{\text{com}}{\to} \cup \stackrel{\text{po-loc}}{\to})^+ x \Rightarrow \exists y, y \stackrel{\text{(com)}}{\to} + \stackrel{\text{po-loc}}{\to})^+ y$ 

**Proof** Since  $\stackrel{\text{com}}{\rightarrow} \subseteq (\stackrel{\text{com}}{\rightarrow})^+$ , and  $(\stackrel{\text{com}}{\rightarrow})^+$  and  $\stackrel{\text{po-loc}}{\rightarrow}$  are transitive and irreflexive, Lem. 1 applies.

#### A.2 (Uni2) and (Uni3) Are Equivalent

Lemma 27  $(Uni3) \Rightarrow (Uni2)$ 

**Proof** Suppose (Uni3), that is:  $\forall xy, x \xrightarrow{\text{po-loc}} y \Rightarrow x((\stackrel{\text{com}}{\rightarrow})^+ \cup \stackrel{\text{hat}}{\leftrightarrow})y$ . We have to prove:  $\neg(y(\stackrel{\text{com}}{\rightarrow})^+ x)$ . Let us suppose as a contradiction  $y(\stackrel{\text{com}}{\rightarrow})^+ x$ . Let us do a case disjunction over  $x((\stackrel{\text{com}}{\rightarrow})^+ \cup \stackrel{\text{hat}}{\rightarrow})y$ :

- if  $x \stackrel{\text{com}}{\to}^+ y$ , we create a cycle in  $\stackrel{\text{com}}{\to}^+$ , thus a contradiction of Lem. 23.
- if  $x \overset{\text{hat}}{\leftrightarrow} y$ : there is w s.t.  $w \overset{\text{rf}}{\to} x$  and  $w \overset{\text{rf}}{\to} y$  by hat. As x and y are both reads and  $y \overset{\text{com}}{\to} x$ , we know by Lem. 24 that:  $y \overset{\text{fr}}{\to} x$ . As the rf write of x is unique, we actually have:  $y \overset{\text{fr}}{\to} w \overset{\text{rf}}{\to} x$  thus  $y \overset{\text{fr}}{\to} w$  and  $w \overset{\text{rf}}{\to} y$ , which leads to a cycle in  $\overset{\text{com}}{\to} x$ , a contradiction of Lem. 23.

#### Lemma 28 $(Uni2) \Rightarrow (Uni3)$

**Proof** Suppose (Uni2), that is:  $\forall xy, x \stackrel{\text{po-loc}}{\rightarrow} y \Rightarrow \neg (y \stackrel{\text{com}}{\rightarrow})^+ x)$ . We have to prove:  $x(\stackrel{\text{com}}{\rightarrow})^+ \cup \stackrel{\text{hat}}{\leftrightarrow} y$ . Let us do a case disjunction over the directions of x and y:

- $(x,y) \in \mathbb{R} \times \mathbb{R}$ : let us write  $w_x$  and  $w_y$  the rf writes for x and y. If  $w_x = w_y$ , we have  $x \overset{\text{hat}}{\leftrightarrow} y$ . If not, either  $w_x \overset{\text{ws}}{\to} w_y$  or  $w_y \overset{\text{ws}}{\to} w_x$ . If  $w_x \overset{\text{ws}}{\to} w_y$ , then  $x \overset{\text{fr}}{\to} w_y$ , thus:  $x(\overset{\text{fr}}{\to}; \overset{\text{rf}}{\to})y$ . If  $w_y \overset{\text{ws}}{\to} w_x$ , then  $y \overset{\text{fr}}{\to} w_x$ , thus  $y(\overset{\text{fr}}{\to}; \overset{\text{rf}}{\to})x$  which contradicts (Uni2).
- $(x,y) \in \mathbb{W} \times \mathbb{R}$ : let us write  $w_y$  the rf write for y. If  $x = w_y$ , then  $x \stackrel{\text{rf}}{\to} y$ . If not, then either  $x \stackrel{\text{ws}}{\to} w_y$  or  $w_y \stackrel{\text{ws}}{\to} x$ . If  $x \stackrel{\text{ws}}{\to} w_y$ , then  $x \stackrel{\text{ws}}{\to} (x \stackrel{\text{rf}}{\to} y)$ . If  $w_y \stackrel{\text{ws}}{\to} x$ , then  $y \stackrel{\text{fr}}{\to} x$ , which contradicts (Uni2).
- $(x,y) \in \mathbb{R} \times \mathbb{W}$ : symmetric of  $\mathbb{W} \times \mathbb{R}$  case.
- $(x,y) \in \mathbb{W} \times \mathbb{W}$ : we know  $x \neq y$  as  $x \stackrel{\text{po-loc}}{\to} y$ . Thus either  $x \stackrel{\text{ws}}{\to} y$ , which leads to the result, or  $y \stackrel{\text{ws}}{\to} x$  which contradicts (Uni2).

#### A.3 (Uni1) and (Uni2) Are Equivalent

Lemma 29  $(Uni1) \Rightarrow (Uni2)$ 

 $\begin{array}{llll} \textbf{Proof} & \textit{Suppose (Uni1), i.e. } \text{acyclic}(\overset{\text{com}}{\rightarrow} \cup \overset{\text{po-loc}}{\rightarrow}). & \textit{We want: } \forall xy, x \overset{\text{po-loc}}{\rightarrow} y \Rightarrow \\ \neg (y (\overset{\text{com}}{\rightarrow})^+ x). & \textit{Suppose } x \overset{\text{po-loc}}{\rightarrow} y \text{ and } y (\overset{\text{com}}{\rightarrow})^+ x. & \textit{By induction on } y (\overset{\text{com}}{\rightarrow})^+ x, \text{ we build a cycle in } \overset{\text{com}}{\rightarrow} \cup \overset{\text{po-loc}}{\rightarrow}, \text{ contradicting (Uni1).} \end{array}$ 

 $\mathbf{Lemma~30} \quad (\mathit{Uni2}) \Rightarrow ((\overset{\mathrm{com}}{\rightarrow})^+ \cup \overset{\mathrm{po\text{-}loc}}{\rightarrow}) \subseteq (\overset{\mathrm{com}}{\rightarrow})^+$ 

**Proof** Let us suppose  $x((\stackrel{\text{com}}{\rightarrow})^+; \stackrel{\text{po-loc}}{\rightarrow})y$ , i.e.  $x(\stackrel{\text{com}}{\rightarrow})^+z \stackrel{\text{po-loc}}{\rightarrow} y$ . We have (Uni2) as an hypothesis; moreover we know that (Uni2) implies (Uni3), thus  $z((\stackrel{\text{com}}{\rightarrow})^+ \cup \stackrel{\text{hat}}{\leftrightarrow})y$ . Therefore:  $x((\stackrel{\text{com}}{\rightarrow})^+; (\stackrel{\text{com}}{\rightarrow})^+ \cup \stackrel{\text{hat}}{\leftrightarrow})y$ , i.e.  $x(((\stackrel{\text{com}}{\rightarrow})^+; (\stackrel{\text{com}}{\rightarrow})^+) \cup ((\stackrel{\text{com}}{\rightarrow})^+; \stackrel{\text{hat}}{\leftrightarrow}))y$ . By Lem. 21, we have  $((\stackrel{\text{com}}{\rightarrow})^+; (\stackrel{\text{com}}{\rightarrow})^+) \subseteq (\stackrel{\text{com}}{\rightarrow})^+$ . By Lem. 25, we have  $((\stackrel{\text{com}}{\rightarrow})^+; \stackrel{\text{hat}}{\leftrightarrow})$  included in  $(\stackrel{\text{com}}{\rightarrow})^+$ . Thus  $x(\stackrel{\text{com}}{\rightarrow})^+y$ .

Lemma 31  $(Uni2) \Rightarrow (Uni1)$ 

**Proof** Suppose (Uni2), i.e.:  $\forall xy, x \stackrel{\text{po-loc}}{\to} y \Rightarrow \neg(y \stackrel{\text{com}}{\to})^+ x)$ . We have to prove that there is no cycle in  $\stackrel{\text{com}}{\to} \cup \stackrel{\text{po-loc}}{\to}$ . Suppose there is one, ie  $\exists a, a \stackrel{\text{com}}{\to} \cup \stackrel{\text{po-loc}}{\to})^+ a$ . Thus by Lem. 26 we have:  $\exists e, e \stackrel{\text{com}}{\to} +; \stackrel{\text{po-loc}}{\to} + e$ . By Lem. 30, we know that  $e \stackrel{\text{com}}{\to} + e$ , i.e.  $e \stackrel{\text{com}}{\to} + e$ , a contradiction of Lem. 23.

# Appendix B

# A Word on the Coq Development



We give here some insights on the Coq development.

#### B.1 Overview of the Development

We give in Fig. B.1 a graphic representation of the development, and in Fig. B.2 the numbers of specification and proof lines per module. The whole development counts about 24000 lines of code. It is available at http://moscova.inria.fr/~alglave/wmm.

The module util contains the definitions relative to relations and orders, and the associated lemmas, in particular the key lemma presented in Chap. 2.

The module wmm contains the definitions relative to the objects of our model, as described in Sec. 3.1. It contains the definition of an architecture as a Module Type and of a weak memory model as a Module.

The module basic contains basic lemmas over the objects of our framework. The module uniproc contains the proofs of equivalence of the three formulations of the uniproc check, as described in App. A.

The hierarchy module contains the definitions of the weaker predicate (see Sec. 3.5), and the theorems relative to validity presented in Sec. 1 and Sec. 2. The module valid contains the proof presented in Sec. 8, that any order compatible with  $\stackrel{\text{ppo}}{\rightarrow}$  and satisfying uniproc builds a valid execution. The modules sc, tso, pso, rmo and alpha contain the definitions and proofs of equivalence relative to the eponymous models.

The stable module contains the definitions of covering and well-founded synchronisation relation, and the associated lemmas presented in Chap. 11. The modules drf and racy contain an instantiation of stable recovering respectively the DRF guarantee of Sec. 10.2 and the lock-free guarantee of Sec. 10.3. The shasha module contains our study of critical cycles, presented in Chap. 11. The modules locks and rmw contain the lock-based (Sec. 10.4.2) and lock-free synchronisation (see Sec. 10.4.3) studies.

#### B.2 Basic Objects

We describe here how we represent the basic objects presented in Sec. 3.1.

#### B.2.1 Basic Types

We use set as a shortcut for Ensemble, i.e. fun U : Type -> U -> Prop. We define the type Rln of our relations as:

```
Definition Rln (A:Type) := A -> A -> Prop.
```

See the module util for more details.



Figure B.1: Overview Of The Development

| Module               | Specification | Proof | Comments |
|----------------------|---------------|-------|----------|
| util                 | 466           | 1085  | 95       |
| wmm                  | 250           | 24    | 115      |
| basic                | 856           | 2319  | 55       |
| hierarchy            | 336           | 1182  | 22       |
| uniproc              | 163           | 762   | 21       |
| sc                   | 330           | 672   | 34       |
| tso                  | 643           | 1892  | 57       |
| pso                  | 368           | 878   | 30       |
| rmo                  | 685           | 2022  | 48       |
| alpha                | 573           | 1958  | 45       |
| valid                | 260           | 599   | 30       |
| stable               | 157           | 292   | 19       |
| $\operatorname{drf}$ | 166           | 174   | 3        |
| racy                 | 179           | 316   | 9        |
| shasha               | 617           | 1111  | 14       |
| locks                | 412           | 817   | 65       |
| rmw                  | 176           | 331   | 10       |
| total                | 6637          | 16434 | 672      |

Figure B.2: Numbers Of Lines Per Module

#### B.2.2 Events and Program Order

We consider a Word to be a nat; an Address and a Value are both of type Word. We describe a processor by a type Proc which is nat. Similarly, the program order index (i.e. an index indicating when the event was issued in the program order) is described by a type Poi which is nat. An instruction identifier of type Iiid gives the processor and the program order index of an event.

An event is described as a Record, given in Fig. B.3. It is composed of an Eiid (which is a unique identifier of type nat), an Iiid (which gives the processor and the program order index of the event), and an Action.

The type Dirn of *directions* is an inductive with two cases, one for read, the other for write. An Action is an inductive with one case, composed of a Dirn, a Location and a Value, as depicted in Fig. B.3.

We describe the program order as a relation over a set of events, given in Fig. B.4. Two events are in program order if the processors given by their Iiid are equal, and if the Poi of the first is less than or equal to the Poi of the second. See the module wmm for more details.

Figure B.3: Code For Event Type

```
Definition po (es: set Event) : set (Event*Event) :=
  fun c => match c with (e1,e2) =>
    (*both events have same processor*)
    (e1.(iiid).(proc) = e2.(iiid).(proc)) /\
    (*the program order index of e1 is less than e2's*)
     (le e1.(iiid).(poi) e2.(iiid).(poi)) /\
    (*both e1 and e2 are in the set of events*)
      (In _ es e1) /\ (In _ es e2)
  end.
```

Figure B.4: Program Order Code

#### **B.2.3** Execution Witnesses

We define an *event structure* as a Record composed of two fields, the first one being the set of events, the second the *intra-instruction causality*, if any, written iico:

```
Record Event_struct : Type := mkes {
  events : set Event;
  iico : Rln Event}.
```

We define the union of po and iico, written po\_iico.

We define the read-from map, the write serialisation and the from-read map as Rln over Event. We define the associated well-formedness predicates following the definition given in Sec. 3.2.1 and 3.2.2.

An execution witness is described as a Record with two fields, one for the read-from map, one for the write serialisation:

```
(*Write_serialisation and Rfmap are Rln Event*)
Record Execution_witness : Type := mkew {
  ws : Write_serialisation;
  rf : Rfmap}.
```

See the module wmm for more details.

#### B.3 Architectures and Weak Memory Models

An architecture is a module following the module type given in Fig. B.5. Given an event structure and an associated execution witness, a module of type Archi produces:

- a preserved program order ppo as described in Sec. 3.3.2,
- the global read-from map grf as described in Sec. 3.3.1,
- the ordering induced by barriers ab as described in Sec. 3.3.3 and Chap. 8, and
- the stars events for synchronisation, as described in Chap. 10.

A weak memory model is a module which takes two arguments. The first one is an architecture of type Archi. The second one is the  $\stackrel{\text{dp}}{\rightarrow}$  relation, defined as a module type following Sec. 3.4.1.3: this module constructs a relation over events, included in the program order, transitive, and with a read as its source. The code of that module is given at Fig. B.6.

A weak memory model will produce, given an architecture and a dependency relation:

• a global happens-before relation, following the definition in Sec. 3.3.4,

```
Module Type Archi.
Parameter ppo : Event_struct -> Rln Event.
Hypothesis ppo_valid : forall (E:Event_struct),
    rel_incl (ppo E) (po_iico E).

Parameter grf : Execution_witness -> Rln Event.
Hypothesis grf_valid : forall (X:Execution_witness),
    rel_incl (grf X) (rf X).

Parameter ab : Event_struct -> Execution_witness -> Rln Event.
Hypothesis ab_evts :
    forall (E:Event_struct) (X:Execution_witness),
        forall x y, well_formed_event_structure E ->
        ab E X x y -> In _ (events E) x /\ In _ (events E) y.

Parameter stars : Event_struct -> set Event.
End Archi.
```

Figure B.5: Module Type For Architectures

```
Module Type Dp.
Parameter dp : Event_struct -> Rln Event.
Hypothesis dp_valid : forall (E:Event_struct),
   rel_incl (dp E) (po_iico E) /\ trans (dp E) /\
   forall x y, dp E x y -> reads E x.
End Dp.
```

Figure B.6: Code For The Dp Module

Figure B.7: Code For Wmm Module

• a validity check for any execution, following the definition in Sec. 3.4.

For the uniproc check (see Sec. 3.4.1), we define the load-load hasard  $\stackrel{\text{po-loc}}{\rightarrow}$  relation as follows, where loc extracts the location of an event and reads E is the subset of E which are reads, *i.e.* having R as direction:

We give in Fig. B.7 the code for the module  $\mathtt{Wmm}$ . See the module  $\mathtt{wmm}$  for more details.

#### B.4 Proofs

There is not much to say about the proofs themselves. The code is not very smart, and our proof techniques are standard from a paper proof point of view. I most of the time use proofs by contradiction, as one can see along this manuscript. One can read the proof of Lem. 1 to see the kind of reasoning that I use. I find it convenient to deal with the most common proof pattern that I met, *i.e.* "if there is a cycle in this relation, then there is a cycle in that other one, which is known to be acyclic by definition, hence

a contradiction". One thing that can be noted is that I make a heavy use of excluded middle, added as an axiom to my development.

However, I believe that this is precisely because I did my proofs in Coq that I have been able to reduce the number of axioms involved in my framework (see Chap. 3). Similarly, the observations that an A-cumulative barrier is enough to restore SC (see Sec. 10.3.3), or that we do not need all the features of the PowerPC barriers to build correct locks (see Chap. 10), come from my formal development.

# Index

| Alpha Check, 66 Implementation, 49, 66 Native Definition, 66 Preserved Program Order, 49, 66  Barriers A-Cumulative, 43                                                                                                                                                                                                                                      | Competing Accesses, 130 Configuration File, 95 Conflict Relation, 127 Covered Execution, 127 Covering Relation, 128 Critical Cycle, 153                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B-Cumulative, 43<br>Constraints, 42<br>Dynamic Property, 135<br>Non-Cumulative, 42<br>Static Property, 135                                                                                                                                                                                                                                                   | Data-Race-Free<br>Covered, 130<br>Guarantee (Generalised), 131<br>Dependencies, 47                                                                                                                                                                                                |
| Candidate Relaxations, 79 Barriers Cumulativity Ordering, 83 Definition, 86 Plain Ordering, 82 Coherence, 80 Communication, 85 Composite, 88 Control Dependencies Definition, 88 Load-Store Quotation, 82 Data Dependencies Definition, 87 Load-Load Quotation, 81 Load-Store Quotation, 81 Global, 79 Non-Global, 79 Program Order, 85 Relaxed, 79 Safe, 79 | Events  Barrier, 108 Commit, 108 Direction, 35 Location, 35 Memory, 35 Processor, 35 Register, 106 Execution Witness Definition, 40 Well-Formedness, 40  Fragile Pairs, 132 Reads, 133 From-Read Map, 39 Fully Barriered Execution, 134  Global Happens-Before, 40 Definition, 44 |
| Store Buffering, 80<br>Communication Relation, 39                                                                                                                                                                                                                                                                                                            | Globally Performed, 40 Hat Relation, 46                                                                                                                                                                                                                                           |

| Intra-Instruction Causality, 107 | Native Definition, 60             |
|----------------------------------|-----------------------------------|
|                                  | Sequential Execution Model, 80    |
| Litmus Tests, 92                 | Sparc                             |
| Load-Load Hasard, 47             | PSO                               |
| Lock-Based Synchronisation, 130  | Check, 63                         |
| Lock-Free                        | Implementation, 63                |
| Covered, 133                     | Native Definition, 63             |
| Guarantee, 137                   | Preserved Program Order, 63       |
|                                  | RMO                               |
| Model                            | Check, 65                         |
| Architecture, 43                 | Implementation, 47, 64            |
| Thin Air Check, 49               | Native Definition, 64             |
| Uniprocessor Check, 45           | Preserved Program Order, 47,      |
| Validity of an Execution, 49     | 64                                |
| Weaker Predicate, 50             | TSO                               |
|                                  | Check, 62                         |
| Orders                           | Implementation, 62                |
| Linear Extension, 25             | Native Definition, 44, 62         |
| Partial, 24                      | Preserved Program Order, 44,      |
| Total or Linear Strict, 24       | 62                                |
| Preserved Program Order, 42      | Value Axiom, 61                   |
| Program Order, 35                | Store Atomicity Relaxation, 41    |
|                                  | Store Buffering, 41               |
| Read Others' Writes Early, 41    | Synchronisation Relation, 127     |
| Read Own Writes Early, 41        |                                   |
| Read-From Map                    | Well-Founded Synchronisation, 128 |
| Definition, 38                   | Write Serialisation               |
| Global, 42                       | Definition, 38                    |
| Internal and External, 41        | Well-Formedness, 38               |
| Well-Formedness, 38              |                                   |
| Relations                        |                                   |
| Acyclicity, 24                   |                                   |
| Domain and Range, 23             |                                   |
| Hexa, 26                         |                                   |
| Irreflexivity, 23                |                                   |
| Reflexive Closure, 26            |                                   |
| Sequence, 25                     |                                   |
| Totality, 24                     |                                   |
| Transitive Closure, 23           |                                   |
|                                  |                                   |
| Transitivity, 23                 |                                   |
| Sequential Consistency           |                                   |
| Check, 60                        |                                   |
| Implementation, 44, 60           |                                   |